ZHCSGS4A August 2017 – February 2020 ADS114S06B , ADS114S08B
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
| MIN | MAX | UNIT(1) | ||
|---|---|---|---|---|
| SERIAL INTERFACE | ||||
| td(CSSC) | Delay time, first SCLK rising edge after CS falling edge | 20 | ns | |
| td(SCCS) | Delay time, CS rising edge after final SCLK falling edge | 20 | ns | |
| tw(CSH) | Pulse duration, CS high | 30 | ns | |
| tc(SC) | SCLK period | 100 | ns | |
| tw(SCH) | Pulse duration, SCLK high | 40 | ns | |
| tw(SCL) | Pulse duration, SCLK low | 40 | ns | |
| tsu(DI) | Setup time, DIN valid before SCLK falling edge | 15 | ns | |
| th(DI) | Hold time, DIN valid after SCLK falling edge | 20 | ns | |
| td(CMD) | Delay time, between bytes or commands | 0 | ns | |
| RESET PIN | ||||
| tw(RSL) | Pulse duration, RESET low | 4 | tCLK | |
| td(RSSC) | Delay time, first SCLK rising edge after RESET rising edge (or 7th SCLK falling edge of RESET command) | 4096 | tCLK | |
| START/SYNC PIN | ||||
| tw(STH) | Pulse duration, START/SYNC high | 4 | tCLK | |
| tw(STL) | Pulse duration, START/SYNC low | 4 | tCLK | |
| tsu(STDR) | Setup time, START/SYNC falling edge (or 7th SCLK falling edge of STOP command) before DRDY falling edge to stop further conversions (continuous conversion mode) | 32 | tCLK | |