产品详情

DSP (max) (MHz) 66 Rating Military Operating temperature range (°C) -55 to 125
DSP (max) (MHz) 66 Rating Military Operating temperature range (°C) -55 to 125
QFP (PQ) 132 768.347775 mm² 27.945 x 27.495
  • Military Operating Temperature Range:
      55°C to 125°C
  • Processed to MIL-PRF-38535
  • Fast Instruction Cycle Time (30 ns and 40 ns)
  • Source-Code Compatible With All C1x and C2x Devices
  • RAM-Based Operation
    • 9K × 16-Bit Single-Cycle On-Chip Program/Data RAM
    • 1056 × 16-Bit Dual-Access On-Chip Data RAM
  • 2K × 16-Bit On-Chip Boot ROM
  • 224K × 16-Bit Maximum Addressable External Memory Space (64K Program, 64K Data, 64K I/O, and 32K Global)
  • 32-Bit Arithmetic Logic Unit (ALU)
    • 32-bit Accumulator (ACC)
    • 32-Bit Accumulator Buffer (ACCB)
  • 16-Bit Parallel Logic Unit (PLU)
  • 16 × 16-Bit Multiplier, 32-Bit Product
  • 11 Context-Switch Registers
  • Two Buffers for Circular Addressing
  • Full-Duplex Synchronous Serial Port
  • Time-Division Multiplexed Serial Port (TDM)
  • Timer With Control and Counter Registers
  • 16 Software Programmable Wait-State Generators
  • Divide-by-One Clock Option
  • IEEE 1149.1 Boundary Scan Logic
  • Operations Are Fully Static
  • Enhanced Performance Implanted CMOS (EPIC™) Technology Fabricated by Texas Instruments
  • Packaging
    • 141-Pin Ceramic Grid Array (GFA Suffix)
    • 132-Lead Ceramic Quad Flat Package (HFG Suffix)
    • 132-Lead Plastic Quad Flat Package (PQ Suffix)

IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture
EPIC is a trademark of Texas Instruments Incorporated.

  • Military Operating Temperature Range:
      55°C to 125°C
  • Processed to MIL-PRF-38535
  • Fast Instruction Cycle Time (30 ns and 40 ns)
  • Source-Code Compatible With All C1x and C2x Devices
  • RAM-Based Operation
    • 9K × 16-Bit Single-Cycle On-Chip Program/Data RAM
    • 1056 × 16-Bit Dual-Access On-Chip Data RAM
  • 2K × 16-Bit On-Chip Boot ROM
  • 224K × 16-Bit Maximum Addressable External Memory Space (64K Program, 64K Data, 64K I/O, and 32K Global)
  • 32-Bit Arithmetic Logic Unit (ALU)
    • 32-bit Accumulator (ACC)
    • 32-Bit Accumulator Buffer (ACCB)
  • 16-Bit Parallel Logic Unit (PLU)
  • 16 × 16-Bit Multiplier, 32-Bit Product
  • 11 Context-Switch Registers
  • Two Buffers for Circular Addressing
  • Full-Duplex Synchronous Serial Port
  • Time-Division Multiplexed Serial Port (TDM)
  • Timer With Control and Counter Registers
  • 16 Software Programmable Wait-State Generators
  • Divide-by-One Clock Option
  • IEEE 1149.1 Boundary Scan Logic
  • Operations Are Fully Static
  • Enhanced Performance Implanted CMOS (EPIC™) Technology Fabricated by Texas Instruments
  • Packaging
    • 141-Pin Ceramic Grid Array (GFA Suffix)
    • 132-Lead Ceramic Quad Flat Package (HFG Suffix)
    • 132-Lead Plastic Quad Flat Package (PQ Suffix)

IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture
EPIC is a trademark of Texas Instruments Incorporated.

The SMJ320C50 digital signal processor (DSP) is a high-performance, 16-bit, fixed-point processor manufactured in 0.72-um double-level metal CMOS technology. The SMJ320C50 is the first DSP from TI designed as a fully static device. Full-static CMOS design contributes to low power consumption while maintaining high performance, making it ideal for applications such as battery-operated communications systems, satellite systems, and advanced control algorithms.

A number of enhancements to the basic SMJ320C2x architecture give the C50 a minimum 2× performance over the previous generation. A four-deep instruction pipeline, that incorporates delayed branching, delayed call to subroutine, and delayed return from subroutine, allows the C50 to perform instructions in fewer cycles. The addition of a parallel logic unit (PLU) gives the C50 a method for manipulating bits in data memory without using the accumulator and ALU. The C50 has additional shifting and scaling capability for proper alignment of multiplicands or storage of values to data memory.

The C50 achieves its low-power consumption through the IDLE2 instruction. IDLE2 removes the functional clock from the internal hardware of the C50, which puts it into a total-sleep mode that uses only 7 uA. A low-logic level on an external interrupt with a duration of at least five clock cycles ends the IDLE2 mode.

The C50 is available with two clock speeds. The clock frequencies are 50 MHz, providing a 40-ns cycle time, and 66 MHz, providing a 30-ns cycle time. The available options are listed in Table 1.

The SMJ320C50 digital signal processor (DSP) is a high-performance, 16-bit, fixed-point processor manufactured in 0.72-um double-level metal CMOS technology. The SMJ320C50 is the first DSP from TI designed as a fully static device. Full-static CMOS design contributes to low power consumption while maintaining high performance, making it ideal for applications such as battery-operated communications systems, satellite systems, and advanced control algorithms.

A number of enhancements to the basic SMJ320C2x architecture give the C50 a minimum 2× performance over the previous generation. A four-deep instruction pipeline, that incorporates delayed branching, delayed call to subroutine, and delayed return from subroutine, allows the C50 to perform instructions in fewer cycles. The addition of a parallel logic unit (PLU) gives the C50 a method for manipulating bits in data memory without using the accumulator and ALU. The C50 has additional shifting and scaling capability for proper alignment of multiplicands or storage of values to data memory.

The C50 achieves its low-power consumption through the IDLE2 instruction. IDLE2 removes the functional clock from the internal hardware of the C50, which puts it into a total-sleep mode that uses only 7 uA. A low-logic level on an external interrupt with a duration of at least five clock cycles ends the IDLE2 mode.

The C50 is available with two clock speeds. The clock frequencies are 50 MHz, providing a 40-ns cycle time, and 66 MHz, providing a 30-ns cycle time. The available options are listed in Table 1.

下载 观看带字幕的视频 视频

技术文档

star =有关此产品的 TI 精选热门文档
未找到结果。请清除搜索并重试。
查看全部 12
类型 标题 下载最新的英语版本 日期
* 数据表 SMJ320C50/SMQ320C50 Digital Signal Processors 数据表 (Rev. B) 2001年 9月 30日
用户指南 TMS320C5x Evaluation Module Installation Guide (Rev. C) 1996年 9月 1日
用户指南 TMS320C5x DSP Starter Kit User's Guide (Rev. A) 1996年 6月 1日
应用手册 Use of the TMS320C5x Internal Oscillator With External Crystals or Resonators 1995年 7月 1日
应用手册 A PCMCIA TMS320 DSP MediaCard for Sound and Fax/Modem Applications 1995年 3月 1日
用户指南 TMS320C5x Emulator Installation Guide (Rev. B) 1994年 12月 1日
应用手册 Setting Up TMS320 DSP Interrupts in 'C' 1994年 11月 1日
应用手册 Minimizing Quantization Effects Using the TMS320 DSP Family 1994年 7月 1日
应用手册 Telecommunications Applications With the TMS320C5x 1994年 3月 1日
用户指南 TMS320C5x C Source Debugger User's Guide (Rev. B) 1994年 2月 1日
应用手册 Calculation Of TMS320C5x Power Dissipation 1993年 4月 1日
用户指南 Parallel Debug Mgr Addendum to TMS320C4x & TMS320C5x C Source Debugger UGs 1993年 4月 1日

设计和开发

如需其他信息或资源,请点击以下任一标题进入详情页面查看(如有)。

仿真模型

SM320C50, SMJ320C50, and SMQ320C50 BSDL Model

SGUM005.ZIP (4 KB) - BSDL Model
设计工具

PROCESSORS-3P-SEARCH — 基于 Arm® 的 MPU、基于 Arm 的 MCU 和 DSP 第三方搜索工具

TI 已与多家公司合作,提供各种使用 TI 处理器的软件、工具和 SOM,从而加快您的量产速度。下载此搜索工具,快速浏览我们的第三方解决方案,并寻找合适的第三方来满足您的需求。此处所列的软件、工具和模块由独立的第三方生产和管理,而非德州仪器 (TI)。

搜索工具按产品类型划分为以下类别:

  • 工具包括 IDE/编译器、调试和跟踪、仿真和建模软件以及闪存编程器。
  • 操作系统包括 TI 处理器支持的操作系统。
  • 应用软件是指应用特定的软件,包括在 TI 处理器上运行的中间件和库。
  • SoM 是模块上系统解决方案
封装 引脚 下载
QFP (PQ) 132 查看选项

订购和质量

包含信息:
  • RoHS
  • REACH
  • 器件标识
  • 引脚镀层/焊球材料
  • MSL 等级/回流焊峰值温度
  • MTBF/时基故障估算
  • 材料成分
  • 鉴定摘要
  • 持续可靠性监测
包含信息:
  • 制造厂地点
  • 封装厂地点

支持和培训

视频