ZHCSHW1C March 2018 – January 2019 ADS1260 , ADS1261
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|---|
| ANALOG INPUTS | |||||||
| Absolute input current | PGA mode, V(AINx) = 2.5 V | 4 | 6 | nA | |||
| PGA bypass | 200 | ||||||
| Absolute input current drift | 0.01 | nA/°C | |||||
| Differential input current | PGA mode, VIN = 19 mV | ±0.1 | nA | ||||
| PGA mode, VIN = 2.5 V | –3 | ±1 | 3 | ||||
| PGA mode, chop mode(5) | ±5 | ||||||
| PGA bypass, VIN = 2.5 V | ±40 | ||||||
| Differential input current drift | 0.05 | nA/°C | |||||
| Differential input impedance | PGA mode | 1 | GΩ | ||||
| PGA bypass | 50 | MΩ | |||||
| Crosstalk | 0.1 | µV/V | |||||
| PGA | |||||||
| Gain settings | 1, 2, 4, 8, 16, 32, 64, 128 | V/V | |||||
| Antialias filter frequency | CCAPP, CAPN = 4.7 nF | 60 | kHz | ||||
| PERFORMANCE | |||||||
| Resolution | No missing codes | 24 | Bits | ||||
| DR | Data rate | 2.5 | 40000 | SPS | |||
| Noise performance | See Table 1 | ||||||
| INL | Integral nonlinearity | Gain = 1 to 16 | –10 | ±2 | 10 | ppmFSR | |
| Gain = 32 to 128 | –12 | ±3 | 12 | ||||
| Gain = 1 to 32 (40 kSPS) | –15 | ±5 | 15 | ||||
| VOS | Offset voltage | TA = 25°C | –175 / gain – 5 | ±50 / gain | 175 / gain + 5 | µV | |
| TA = 25°C, chop mode | –0.5 / gain – 0.05 | ±0.2 / gain | 0.5 / gain + 0.05 | ||||
| After calibration | On the level of noise | ||||||
| Offset voltage drift | Gain = 1 to 8 | 100 / gain | 350 / gain | nV/°C | |||
| Gain = 16 to 128 | 10 | 50 | |||||
| Chop mode, gain = 1 to 128 | 1 | 5 | |||||
| Offset voltage long-term drift | Gain = 1, 1000 hr | ±0.1 | µV | ||||
| GE | Gain error | TA = 25°C, gain = 1 to 128 | –0.5% | ±0.05% | 0.5% | ||
| After calibration | On the level of noise | ||||||
| Gain drift | Gain = 1 to 128 | 0.5 | 4 | ppm/°C | |||
| NMRR | Normal-mode rejection ratio(1) | See Table 7 | |||||
| CMRR | Common-mode rejection ratio(2) | Data rate = 20 SPS | 130 | dB | |||
| Data rate = 400 SPS | 105 | 115 | |||||
| PSRR | Power-supply rejection ratio(3) | AVDD and AVSS | 85 | 100 | dB | ||
| DVDD | 100 | 120 | |||||
| INTERNAL OSCILLATOR | |||||||
| fCLK | Frequency | 2.5 SPS to 25.6 kSPS | 7.3728 | MHz | |||
| 40 kSPS | 10.24 | ||||||
| Accuracy | –2% | ±0.5% | 2% | ||||
| VOLTAGE REFERENCE INPUTS | |||||||
| Absolute input current | ±250 | nA | |||||
| Input current vs voltage | 15 | nA/V | |||||
| Input current drift | 0.2 | nA/°C | |||||
| Input impedance | Differential | 30 | MΩ | ||||
| INTERNAL VOLTAGE REFERENCE(7) | |||||||
| Voltage | 2.5 | V | |||||
| Initial error | TA = 25°C, ADS1260B, ADS1261B | ±0.1% | ±0.2% | ||||
| TA = 25°C, ADS1261 | ±0.2% | ||||||
| Temperature drift | TA = 0°C to +85°C, ADS1260B, ADS1261B | 2 | 9 | ppm/°C | |||
| TA = –40°C to +125°C, ADS1260B, ADS1261B | 4 | 12 | |||||
| TA = –40°C to +125°C, ADS1261 | 10 | 40 | |||||
| Long-term drift | 1000 hr | ±25 | ppm | ||||
| Thermal hysteresis(8) | First temperature cycle | ±70 | ppm | ||||
| Second temperature cycle | ±20 | ||||||
| Output current | –10 | 10 | mA | ||||
| Load regulation | 50 | µV/mA | |||||
| Start-up time | Settling time to ±0.001% of final value | 100 | ms | ||||
| EXCITATION CURRENT SOURCES (IDACS) | |||||||
| Current settings | 50, 100, 250, 500, 750,
1000, 1500, 2000, 2500, 3000 |
µA | |||||
| Compliance range | AVSS | AVDD – 1.1 | V | ||||
| Accuracy | –4% | ±0.7% | 4% | ||||
| Match error | Same current magnitudes | –1% | ±0.1% | 1% | |||
| Different current magnitudes | ±1% | ||||||
| Temperature drift | Absolute | 50 | ppm/°C | ||||
| Match drift, IIDAC1 = IIDAC2 | 5 | 25 | |||||
| LEVEL-SHIFT VOLTAGE (VBIAS) | |||||||
| Voltage | (AVDD + AVSS) / 2 | V | |||||
| Output impedance | 100 | Ω | |||||
| BURN-OUT CURRENT SOURCES | |||||||
| Current settings | Sink and source | 0.05, 0.2, 1, 10 | µA | ||||
| Accuracy | 0.05-µA range | 0.025 | 0.05 | 0.075 | µA | ||
| TEMPERATURE SENSOR | |||||||
| Sensor voltage | TA = 25°C | 122.4 | mV | ||||
| Temperature coefficient | 420 | µV/°C | |||||
| MONITORS | |||||||
| PGA output | Low | AVSS + 0.2 | V | ||||
| High | AVDD – 0.2 | ||||||
| Reference voltage | Low | 0.4 | 0.6 | V | |||
| GENERAL-PURPOSE INPUTS/OUTPUTS (GPIOs)(6) | |||||||
| VOL | Low-level output voltage | IOL = –1 mA | 0.2 · AVDD | V | |||
| VOH | High-level output voltage | IOH = 1 mA | 0.8 · AVDD | V | |||
| VIL | Low-level input voltage | 0.3 · AVDD | V | ||||
| VIH | High-level input voltage | 0.7 · AVDD | V | ||||
| Input hysteresis | 0.5 | V | |||||
| DIGITAL INPUTS/OUTPUTS (Other Than GPIOs) | |||||||
| VOL | Low-level output voltage | IOL = –1 mA | 0.2 · DVDD | V | |||
| IOL = –8 mA | 0.2 · DVDD | ||||||
| VOH | High-level output voltage | IOH = 1 mA | 0.8 · DVDD | V | |||
| IOH = 8 mA | 0.75 · DVDD | ||||||
| VIL | Low-level input voltage | 0.3 · DVDD | V | ||||
| VIH | High-level input voltage | 0.7 · DVDD | V | ||||
| Input hysteresis | 0.1 | V | |||||
| Input leakage | VIH or VIL | –10 | 10 | µA | |||
| POWER SUPPLY | |||||||
| IAVDD,
IAVSS |
Analog supply current | PGA bypass | 2.7 | 4.5 | mA | ||
| PGA mode, gain = 1 to 32 | 3.8 | 6 | |||||
| PGA mode, gain = 64 or 128 | 4.3 | 6.5 | |||||
| Power-down mode | 2 | 8 | µA | ||||
| IAVDD,
IAVSS |
Analog supply current (by function) | Voltage reference | 0.2 | mA | |||
| 40-kSPS mode | 0.5 | ||||||
| Current sources | As programmed | ||||||
| IDVDD | Digital supply current | 20 SPS | 0.4 | 0.65 | mA | ||
| 40 kSPS | 0.6 | 0.85 | |||||
| Power-down mode(4) | 30 | 50 | µA | ||||
| PD | Power dissipation | PGA mode | 20 | 32 | mW | ||
| Power-down mode | 0.1 | 0.2 | |||||