SLVUD78 March   2026 TPS65214

 

  1.   1
  2.   Abstract
  3.   Trademarks
  4. 1Introduction
  5. 2PDN and Sequence Diagrams
    1. 2.1 TPS6521402 Power Sequence and Example Block Diagram
  6. 3NVM Device Settings
    1. 3.1  Device ID
    2. 3.2  Enable Settings
    3. 3.3  Regulator Voltage Settings
    4. 3.4  Sequence Settings
      1. 3.4.1 Power-Up Sequence
      2. 3.4.2 Power-Down Sequence
    5. 3.5  EN / PB / VSENSE Settings
    6. 3.6  Multi-Function Pin Settings
    7. 3.7  Over-Current Deglitch
    8. 3.8  Mask Settings
    9. 3.9  Discharge Check
    10. 3.10 Low Power Mode
  7. 4Revision History

Introduction

The TPS6521402 PMIC is a cost and space optimized solution that has flexible mapping to support the power requirements from different processors and SoCs. The PMIC includes 3 Buck regulators and 2 Low Drop-out Regulators (LDOs) with I2C, GPIOs, and configurable multi-function pins. The device also contains One-Time Programmable (OTP) Non-Volatile Memory (NVM) that is loaded to the device registers when entering the INITIALIZE state. This document describes the default configuration programmed on the TPS6521402.

Note: The NVM configuration described in this document is ideal for the application described below but can also be used to power other processors or SoCs with equivalent power requirements.

  • Processor: AM62L
  • CORE voltage: 0.75V
  • Memory: LPDDR4 or DDR4
  • Input Supply (VSYS, PVIN_Bx): 3.3V or 5V