ZHCSNI0B March   2021  – November 2022 TMUX7411F , TMUX7412F , TMUX7413F

PRODMIX  

  1. 特性
  2. 应用
  3. 说明
  4. Revision History
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1  Absolute Maximum Ratings
    2. 7.2  ESD Ratings
    3. 7.3  Thermal Information
    4. 7.4  Recommended Operating Conditions
    5. 7.5  Electrical Characteristics: Global
    6. 7.6  ±15 V Dual Supply: Electrical Characteristics
    7. 7.7  ±20 V Dual Supply: Electrical Characteristics
    8. 7.8  12 V Single Supply: Electrical Characteristics
    9. 7.9  36 V Single Supply: Electrical Characteristics
    10. 7.10 Typical Characteristics
  8. Parameter Measurement Information
    1. 8.1  On-Resistance
    2. 8.2  Turn-On and Turn-Off Time
    3. 8.3  Off-Leakage Current
    4. 8.4  On-Leakage Current
    5. 8.5  Input and Output Leakage Current Under Overvoltage Fault
    6. 8.6  Fault Response Time
    7. 8.7  Fault Recovery Time
    8. 8.8  Fault Flag Response Time
    9. 8.9  Fault Flag Recovery Time
    10. 8.10 Charge Injection
    11. 8.11 Off Isolation
    12. 8.12 Inter-Channel Crosstalk
    13. 8.13 Bandwidth
    14. 8.14 THD + Noise
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1 Flat ON-Resistance
      2. 9.3.2 Protection Features
        1. 9.3.2.1 Input Voltage Tolerance
        2. 9.3.2.2 Powered-Off Protection
        3. 9.3.2.3 Fail-Safe Logic
        4. 9.3.2.4 Overvoltage Protection and Detection
        5. 9.3.2.5 ESD Protection
        6. 9.3.2.6 Latch-Up Immunity
        7. 9.3.2.7 EMC Protection
      3. 9.3.3 Overvoltage Fault Flags
      4. 9.3.4 Bidirectional Operation
    4. 9.4 Device Functional Modes
      1. 9.4.1 Normal Mode
      2. 9.4.2 Fault Mode
      3. 9.4.3 Truth Tables
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
      3. 10.2.3 Application Curves
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
    2. 12.2 Layout Example
  13. 13Device and Documentation Support
    1. 13.1 Documentation Support
      1. 13.1.1 Related Documentation
    2. 13.2 接收文档更新通知
    3. 13.3 支持资源
    4. 13.4 Trademarks
    5. 13.5 Electrostatic Discharge Caution
    6. 13.6 术语表
  14. 14Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Pin Configuration and Functions

GUID-2F2014D2-65FF-4C4E-9E1F-28148C6FCC54-low.gifFigure 6-1 (Preview) PW Package,
16-Pin TSSOP(Top View)
GUID-F18B05E2-7293-4600-BEFF-4F51AF9DA54D-low.gifFigure 6-2 RRP Package,
16-Pin WQFN(Top View)
Table 6-1 Pin Functions
PIN TYPE(1) DESCRIPTION
NAME TSSOP(2) WQFN
D1 2 16 I/O Drain pin 1. Can be an input or output. The drain pin is not overvoltage protected.
D2 15 13 I/O Drain pin 2. Can be an input or output. The drain pin is not overvoltage protected.
D3 10 8 I/O Drain pin 3. Can be an input or output. The drain pin is not overvoltage protected.
D4 7 5 I/O Drain pin 4. Can be an input or output. The drain pin is not overvoltage protected.
FF 12 10 O General fault flag. This pin is an open drain output and is asserted low when overvoltage condition is detected on any of the source (Sx) input pins. Connect this pin to an external supply (1.8 V to 5.5 V) through a 1 kΩ pull-up resistor.
GND 5 3 P Ground (0 V) reference
S1 3 1 I/O Overvoltage protected source pin 1. Can be an input or output.
S2 14 12 I/O Overvoltage protected source pin 2. Can be an input or output.
S3 11 9 I/O Overvoltage protected source pin 3. Can be an input or output.
S4 6 4 I/O Overvoltage protected source pin 4. Can be an input or output.
SEL1 1 15 I Logic control input 1.
SEL2 16 14 I Logic control input 2.
SEL3 9 7 I Logic control input 3.
SEL4 8 6 I Logic control input 4.
VDD 13 11 P Positive power supply. This pin is the most positive power-supply potential. Connect a decoupling capacitor ranging from 0.1 µF to 10 µF between VDD and GND for reliable operation.
VSS 4 2 P Negative power supply. This pin is the most negative power-supply potential. This pin can be connected to ground in single-supply applications. Connect a decoupling capacitor ranging from 0.1 µF to 10 µF between VSS and GND for reliable operation.
Thermal Pad The thermal pad is not connected internally. It is recommended that the pad be tied to GND or VSS for best performance.
I = input, O = output, I/O = input and output, P = power.
Preview package.