SNVSBY3A November   2020  – April 2021 TLV840-Q1

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Device Comparison
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Timing Requirements
    7. 7.7 Timing Diagrams
    8. 7.8 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Input Voltage (VDD)
        1. 8.3.1.1 VDD Hysteresis
        2. 8.3.1.2 VDD Transient Immunity
      2. 8.3.2 User-Programmable Reset Time Delay
      3. 8.3.3 Manual Reset (MR) Input
      4. 8.3.4 Output Logic
        1. 8.3.4.1 RESET Output, Active-Low
        2. 8.3.4.2 RESET Output, Active-High
    4. 8.4 Device Functional Modes
      1. 8.4.1 Normal Operation (VDD > VPOR)
      2. 8.4.2 Below Power-On-Reset (VDD < VPOR)
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design 1: Dual Rail Monitoring with Power-up Sequencing
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
        3. 9.2.1.3 Application Curves
      2. 9.2.2 Application Curve: Adjusting Output Reset Delay on TLV840EVM
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Device Nomenclature
    2. 12.2 Receiving Notification of Documentation Updates
    3. 12.3 Support Resources
    4. 12.4 Trademarks
  13. 13Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Timing Diagrams

GUID-20201030-CA0I-WN4Z-SCGK-9QDBVFT33Q4J-low.svg

(1) tD (no cap) is included in tSTRT time delay. If tD delay is programmed by an external capacitor connected to CT pin then tD programmed time will be
added to the startup time, VDD slew rate = 100 mV / μs.

(2) Open-Drain timing diagram where RESET is pulled up to VDD via an external pull-up resistor

(3) RESET output is undefined when VDD is < VPOR

Figure 7-1 Timing Diagram TLV840MADL-Q1 (Open-Drain Active-Low)
GUID-20201030-CA0I-VJRK-3DH9-QZFZWFNRTJQD-low.svg

(4) tD (no cap) is included in tSTRT time delay. If tD delay is programmed by an external capacitor connected to CT pin then tD programmed time will be
added to the startup time, VDD slew rate = 100 mV / μs.

(5) RESET output is undefined when VDD is < VPOR and limited to VOL for VDD slew rate = 100 mV / μS

Figure 7-2 Timing Diagram TLV840MAPL-Q1 (Push-Pull Active-Low)
GUID-20201029-CA0I-ST21-5BXG-XJRQXSDPW0HS-low.svg

(6) tD (no cap) is included in tSTRT time delay. If tD delay is programmed by an external capacitor connected to CT pin then tD programmed time will be
added to the startup time, VDD slew rate = 100 mV / μs.

Figure 7-3 Timing Diagram TLV840MAPH-Q1 (Push-Pull Active-High)