ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| tSTE,LEAD | STE lead time, STE active to clock | 2.0 V | 4 | ns | ||
| 3.0 V | 3 | |||||
| tSTE,LAG | STE lag time, Last clock to STE inactive | 2.0 V | 0 | ns | ||
| 3.0 V | 0 | |||||
| tSTE,ACC | STE access time, STE active to SOMI data out | 2.0 V | 46 | ns | ||
| 3.0 V | 24 | |||||
| tSTE,DIS | STE disable time, STE inactive to SOMI high impedance | 2.0 V | 38 | ns | ||
| 3.0 V | 25 | |||||
| tSU,SI | SIMO input data setup time | 2.0 V | 2 | ns | ||
| 3.0 V | 1 | |||||
| tHD,SI | SIMO input data hold time | 2.0 V | 2 | ns | ||
| 3.0 V | 2 | |||||
| tVALID,SO | SOMI output data valid time(2) | UCLK edge to SOMI valid,
CL = 20 pF |
2.0 V | 55 | ns | |
| 3.0 V | 32 | |||||
| tHD,SO | SOMI output data hold time(3) | CL = 20 pF | 2.0 V | 24 | ns | |
| 3.0 V | 16 | |||||
Figure 5-15 SPI Slave Mode, CKPH = 0
Figure 5-16 SPI Slave Mode, CKPH = 1 Table 5-32 lists the characteristics of the eUSCI in I2C mode.