ZHCSER1B September 2013 – September 2018 MSP430F5232 , MSP430F5234 , MSP430F5237 , MSP430F5239 , MSP430F5242 , MSP430F5244 , MSP430F5247 , MSP430F5249
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| fUSCI | USCI input clock frequency | Internal: SMCLK or ACLK,
External: UCLK Duty cycle = 50% ±10% |
fSYSTEM | MHz | ||
| fSCL | SCL clock frequency | 2.2 V, 3 V | 0 | 400 | kHz | |
| tHD,STA | Hold time (repeated) START | fSCL ≤ 100 kHz | 2.2 V, 3 V | 4.0 | µs | |
| fSCL > 100 kHz | 0.6 | |||||
| tSU,STA | Setup time for a repeated START | fSCL ≤ 100 kHz | 2.2 V, 3 V | 4.7 | µs | |
| fSCL > 100 kHz | 0.6 | |||||
| tHD,DAT | Data hold time | 2.2 V, 3 V | 0 | ns | ||
| tSU,DAT | Data setup time | 2.2 V, 3 V | 250 | ns | ||
| tSU,STO | Setup time for STOP | fSCL ≤ 100 kHz | 2.2 V, 3 V | 4.0 | µs | |
| fSCL > 100 kHz | 0.6 | |||||
| tSP | Pulse duration of spikes suppressed by input filter | 2.2 V, 3 V | 50 | 600 | ns | |
Figure 5-16 I2C Mode Timing