ZHCSER1B September 2013 – September 2018 MSP430F5232 , MSP430F5234 , MSP430F5237 , MSP430F5239 , MSP430F5242 , MSP430F5244 , MSP430F5247 , MSP430F5249
PRODUCTION DATA.
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| VCC | Supply voltage during program execution and flash programming (AVCC = DVCC)(1)(3) | PMMCOREVx = 0 | 1.8 | 3.6 | V | |
| PMMCOREVx = 0, 1 | 2.0 | 3.6 | ||||
| PMMCOREVx = 0, 1, 2 | 2.2 | 3.6 | ||||
| PMMCOREVx = 0, 1, 2, 3 | 2.4 | 3.6 | ||||
| VSS | Supply voltage (AVSS = DVSS) | 0 | V | |||
| TA | Operating free-air temperature | –40 | 85 | °C | ||
| TJ | Operating junction temperature | –40 | 85 | °C | ||
| CVCORE | Recommended capacitor at VCORE(2) | 470 | nF | |||
| CDVCC/ CVCORE | Capacitor ratio of DVCC to VCORE | 10 | ||||
| fSYSTEM | Processor frequency (maximum MCLK frequency)(4) (see Figure 5-2) | PMMCOREVx = 0 (default condition),
1.8 V ≤ VCC ≤ 3.6 V |
0 | 8.0 | MHz | |
| PMMCOREVx = 1,
2.0 V ≤ VCC ≤ 3.6 V |
0 | 12.0 | ||||
| PMMCOREVx = 2,
2.2 V ≤ VCC ≤ 3.6 V |
0 | 20.0 | ||||
| PMMCOREVx = 3,
2.4 V ≤ VCC ≤ 3.6 V |
0 | 25.0 | ||||
NOTE:
The device remains in reset based on the conditions of the RSTDVCC/SBWTDIO and RST pins, along with the voltage present on DVCC voltage supply. Holding RSTDVCC/SBWTDIO or RST at a logic low or holding DVCC below the SVSH_+ minimum threshold causes the device to remain in its reset condition; that is, these conditions form a logical OR with respect to device reset.
Figure 5-2 Maximum System Frequency