SLAS629B March 2009 – May 2020 MSP430F477 , MSP430F478 , MSP430F479
PRODUCTION DATA.
Timer_B3 is a 16-bit timer/counter with three capture/compare registers. Timer_B3 can support multiple capture/compares, PWM outputs, and interval timing. Timer_B3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
| INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
|---|---|---|---|---|---|---|---|
| PN | ZCA OR ZQW | PN | ZCA OR ZQW | ||||
| P1.4 - 54 | E11 | TBCLK | TBCLK | Timer | NA | ||
| ACLK | ACLK | ||||||
| SMCLK | SMCLK | ||||||
| P1.4 - 54 | E11 | TBCLK(1) | INCLK | ||||
| P2.1 - 3 | C1 | TB0 | CCI0A | CCR0 | TB0 | P2.1 - 3 | C1 |
| P2.1 - 3 | C1 | TB0 | CCI0B | ||||
| VSS | GND | ||||||
| VCC | VCC | ||||||
| P2.2 - 2 | B1 | TB1 | CCI1A | CCR1 | TB1 | P2.2 - 2 | B1 |
| P2.2 - 2 | B1 | TB1 | CCI1B | ||||
| VSS | GND | ||||||
| VCC | VCC | ||||||
| P2.3 - 77 | B4 | TB2 | CCI2A | CCR2 | TB2 | P2.3 - 77 | B4 |
| ACLK (internal) | CCI2B | ||||||
| VSS | GND | ||||||
| VCC | VCC | ||||||