ZHCSJB5B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
The PWM frequency map control 3 register is shown in Figure 114 and described in Table 72.
Register access type: Read/Write
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | HB6_PWM_MAP | HB5_PWM_MAP | |||||
R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7-6 | Reserved | R | 00b | Reserved |
3-2 | HB6_PWM_MAP | R/W | 000b |
00b = HB6 mapped to PWM channel 1 01b = HB6 mapped to PWM channel 2 10b = HB6 mapped to PWM channel 3 11b = HB6 mapped to PWM channel 4 01b = HB6 mapped to PWM channel 5 10b = HB6 mapped to PWM channel 6 11b = HB6 mapped to PWM channel 7 01b = HB6 mapped to PWM channel 8 |
1-0 | HB5_PWM_MAP | R/W | 000b |
00b = HB5 mapped to PWM channel 1 01b = HB5 mapped to PWM channel 2 10b = HB5 mapped to PWM channel 3 11b = HB5 mapped to PWM channel 4 01b = HB5 mapped to PWM channel 5 10b = HB5 mapped to PWM channel 6 11b = HB5 mapped to PWM channel 7 01b = HB5 mapped to PWM channel 8 |