ZHCSCM1F July 2014 – November 2020 DLPC3430 , DLPC3435
PRODUCTION DATA
| PIN | I/O | TYPE(1) | DESCRIPTION | |
|---|---|---|---|---|
| NAME | NO. | |||
| DMD_DEN_ARSTZ | B1 | O | 2 | DMD driver enable (active high). DMD reset (active low). When corresponding I/O power is supplied, the controller drives this signal low after the DMD is parked and before power is removed from the DMD. If the 1.8-V power to the DLPC34xx is independent of the 1.8-V power to the DMD, then TI recommends including a weak, external pulldown resistor to hold the signal low in case DLPC34xx power is inactive while DMD power is applied. |
| DMD_LS_CLK | A1 | O | 3 | DMD, low speed (LS) interface clock |
| DMD_LS_WDATA | A2 | O | 3 | DMD, low speed (LS) serial write data |
| DMD_LS_RDATA | B2 | I | 6 | DMD, low speed (LS) serial read data |