ZHCSRS7A August 2017 – February 2023 DLP650NE
PRODUCTION DATA
| MIN | MAX | UNIT | ||
|---|---|---|---|---|
| SUPPLY VOLTAGES | ||||
| VCC | Supply voltage for LVCMOS core logic(1) | –0.5 | 4 | V |
| VCCI | Supply voltage for LVDS receivers(1) | –0.5 | 4 | V |
| VOFFSET | Supply voltage for HVCMOS and micromirror electrode(1)(2) | –0.5 | 9 | V |
| VBIAS | Supply voltage for micromirror electrode(1) | –0.5 | 17 | V |
| VRESET | Supply voltage for micromirror electrode(1) | –11 | 0.5 | V |
| | VCC – VCCI | | Supply voltage change (absolute value)(3) | 0.3 | V | |
| | VBIAS – VOFFSET | | Supply voltage change (absolute value)(4) | 8.75 | V | |
| INPUT VOLTAGES | ||||
| Input voltage for all other LVCMOS input pins(1) | –0.5 | VCC + 0.15 | V | |
| Input voltage for all other LVDS input pins(1)(5) | –0.5 | VCCI + 0.15 | V | |
| | VID | | Input differential voltage (absolute value)(6) | 700 | mV | |
| IID | Input differential current(6) | 7 | mA | |
| CLOCKS | ||||
| ƒclock | Clock frequency for LVDS interface, DCLK (all channels) | 460 | MHz | |
| ENVIRONMENTAL | ||||
| TARRAY and TWINDOW | Temperature, operating(7) | 0 | 90 | °C |
| Temperature: non-operating(7) | –40 | 90 | °C | |
| |TDELTA| | Absolute Temperature delta between any point on the window edge and the ceramic test point TP1(8) | 30 | °C | |
| TDP | Dew Point temperature, operating and non-operating (non-condensing) | 81 | °C | |