ZHCSLN9A October 2020 – May 2021 DAC61402 , DAC81402
PRODUCTION DATA
| PARAMETER | MIN | NOM | MAX | UNIT | |
|---|---|---|---|---|---|
| fSCLK | SCLK frequency | 50 | MHz | ||
| tSCLKHIGH | SCLK high time | 10 | ns | ||
| tSCLKLOW | SCLK low time | 10 | ns | ||
| tSDIS | SDIN setup | 5 | ns | ||
| tSDIH | SDIN hold | 5 | ns | ||
| tCSS | SYNC to SCLK falling edge setup | 15 | ns | ||
| tCSH | SCLK falling edge to SYNC rising edge | 5 | ns | ||
| tCSHIGH | SYNC high time | 25 | ns | ||
| tDACWAIT | Sequential DAC update wait time | 2.4 | µs | ||
| tBCASTWAIT | Broadcast DAC update wait time | 4 | µs | ||
| tLDACAL | SYNC rising edge to LDAC falling edge | 40 | ns | ||
| tLDACW | LDAC low time | 20 | ns | ||
| tCLRW | CLR low time | 20 | ns | ||
| tRSTW | RST low time | 20 | ns | ||