ZHCSIK6D November 2017 – June 2024 ADS8166 , ADS8167 , ADS8168
PRODUCTION DATA
This register selects the margining to be added to or subtracted from the REFFby2 buffer output; see the REFby2 Buffer section.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 0 | REFby2_OFST[2:0] | 0 | 0 | 0 | EN_REFby2_MARG | ||
| R-0b | R/W-000b | R-0b | R-0b | R-0b | R/W-0b | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | 0 | R | 0b | Reserved bit. Do not write. Reads return 0b. |
| 6-4 | REFBY2_OFST[2:0] | R/W | 000b | These bits select the REFby2 offset value as per Table 7-18. |
| 3-1 | 0 | R | 000b | Reserved bits. Do not write. Reads return 000b. |
| 0 | EN_REFby2_MARG | R/W | 0b | This bit enables the REFby2
buffer margining feature. 0b = Margining is disabled 1b = Margining is enabled |
| REFby2_OFST[2:0] | VREFby2(1) (VREF = 4.096V) |
VREFby2(1) (VREF = 5V) |
|---|---|---|
| EN_REFby2_MARG = 0b | 2.04800V | 2.50000V |
| 000b | 2.12611V | 2.59155V |
| 001b | 2.13008V | 2.59640V |
| 010b | 2.13406V | 2.60124V |
| 011b | 2.13804V | 2.60610V |
| 100b | 2.14203V | 2.61096V |
| 101b | 2.14602V | 2.61581V |
| 110b | 2.14999V | 2.62065V |
| 111b | 2.15397V | 2.62550V |