SBAU227A March   2014  – June 2021 TPS56520 , TPS56720 , TPS56920 , TPS56C20

 

  1.   Trademarks
  2. 1Introduction
  3. 2Performance Specification Summary
  4. 3Modifications
    1. 3.1 Output Voltage Set Point
    2. 3.2 Output Voltage Set Point Using I2C Interface
      1. 3.2.1 PC Preparation
      2. 3.2.2 Connect the PC
      3. 3.2.3 Voltage Scaling Procedure
    3. 3.3 Output Filter and Closed Loop Response
  5. 4Test Setup and Results
    1. 4.1 Input/Output Connections
    2. 4.2 Start Up Procedure
    3. 4.3 Efficiency
    4. 4.4 Load Regulation
    5. 4.5 Line Regulation
    6. 4.6 Load Transient Response
    7. 4.7 Output Voltage Ripple
    8. 4.8 Start Up
    9. 4.9 Shut Down
  6. 5Board Layout
    1. 5.1 Board Layout
  7. 6Schematic, Bill of Materials and Reference
    1. 6.1 Schematic
    2. 6.2 Bill of Materials
    3. 6.3 Reference
  8. 7Revision History

Board Layout

Figure 5-1 through Figure 5-5 show the board layout for the TPS56C20EVM-614. The top layer contains the main power traces for PVIN, VIN, VOUT, SWITCH node, and a huge area filled with ground. Many of the signal traces are also located on the top side. The design locates the input decoupling capacitors and the voltage set point resistor divider network components as close to the IC as possible. The input and output connectors, test points, and most of the components are located on the top side. The analog ground (which is used as a return for the I2C interface signals) connects to the power ground at only one point on the top layer. Internal layer 1 and internal layer 2 are filled with power ground. The bottom layer contains a few traces like the I2C connections and the output voltage trace to the J3 connector.

GUID-B097889D-BF6D-440C-B292-0A0B52F8A886-low.pngFigure 5-1 Top Assembly
GUID-7806AB18-32A0-4D52-96EC-4B3FF4F4B204-low.pngFigure 5-2 Top Layer
GUID-7086D479-1B23-4779-BF78-272151497DD6-low.pngFigure 5-3 Internal Layer 1
GUID-5FB23257-020C-4AFF-9F95-90057CD5339A-low.pngFigure 5-4 Internal Layer 2
GUID-E1255BF2-330C-44F9-8F8A-7113047906B6-low.pngFigure 5-5 Bottom Layer