SNOS986E December   2001  – July 2014 LMH6622

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 Handling Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 ±6 V Electrical Characteristics
    6. 6.6 ±2.5 V Electrical Characteristics
    7. 6.7 Typical Performance Characteristics
  7. Parameter Measurement Information
    1. 7.1 Test Circuits
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
    4. 8.4 Device Functional Modes
  9. Application and Implementation
    1. 9.1 DSL Receive Channel Applications
    2. 9.2 Receive Channel Noise Calculation
    3. 9.3 Differential Analog-to-Digital Driver
    4. 9.4 Typical Application
      1. 9.4.1 Design Requirements
      2. 9.4.2 Detailed Design Procedure
      3. 9.4.3 Application Curves
  10. 10Power Supply Recommendations
    1. 10.1 Driving Capacitive Load
  11. 11Layout
    1. 11.1 Layout Guidelines
      1. 11.1.1 Circuit Layout Considerations
    2. 11.2 Layout Examples
      1. 11.2.1 SOIC Layout Example
      2. 11.2.2 VSSOP Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Trademarks
    2. 12.2 Electrostatic Discharge Caution
    3. 12.3 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

11 Layout

11.1 Layout Guidelines

11.1.1 Circuit Layout Considerations

Texas Instruments suggests the copper patterns on the evaluation boards listed below as a guide for high frequency layout. These boards are also useful as an aid in device testing and characterization. As is the case with all high-speed amplifiers, accepted-practice RF design technique on the PCB layout is mandatory. Generally, a good high frequency layout exhibits a separation of power supply and ground traces from the inverting input and output pins. Parasitic capacitances between these nodes and ground will cause frequency response peaking and possible circuit oscillations (see SNOA367, Application Note OA-15, for more information). High quality chip capacitors with values in the range of 1000 pF to 0.1 μF should be used for power supply bypassing. One terminal of each chip capacitor is connected to the ground plane and the other terminal is connected to a point that is as close as possible to each supply pin as allowed by the manufacturer's design rules. In addition, a tantalum capacitor with a value between 4.7 μF and 10 μF should be connected in parallel with the chip capacitor. Signal lines connecting the feedback and gain resistors should be as short as possible to minimize inductance and microstrip line effect. Input and output termination resistors should be placed as close as possible to the input/output pins. Traces greater than 1 inch in length should be impedance matched to the corresponding load termination.

Symmetry between the positive and negative paths in the layout of differential circuitry should be maintained so as to minimize the imbalance of amplitude and phase of the differential signal.

DEVICE PACKAGE EVALUATION BOARD P/N
LMH6622MA SOIC-8 LMH730036
LMH6622MM VSSOP-8 LMH730123

Component value selection is another important parameter in working with high speed/high performance amplifiers. Choosing external resistors that are large in value compared to the value of other critical components will affect the closed loop behavior of the stage because of the interaction of these resistors with parasitic capacitances. These parasitic capacitors could either be inherent to the device or be a by-product of the board layout and component placement. Moreover, a large resistor will also add more thermal noise to the signal path. Either way, keeping the resistor values low will diminish this interaction. On the other hand, choosing very low value resistors could load down nodes and will contribute to higher overall power dissipation and worse distortion.

11.2 Layout Examples

11.2.1 SOIC Layout Example

SNOS986_Layout_Example_SOIC.pngFigure 41. LMH6622 Layout Example - SOIC

11.2.2 VSSOP Layout Example

SNOS986_VSSOP_layers.pngFigure 42. LMH6622 Layout Example - VSSOP