SN74ABT126
- Typical VOLP (Output Ground Bounce)
<1 V at VCC = 5 V, TA = 25°C - High-Impedance State During Power Up and Power Down
- High-Drive Outputs (–32-mA IOH, 64-mA IOL)
- Ioff and Power-Up 3-State Support Hot Insertion
- Latch-Up Performance Exceeds 500 mA Per JESD 17
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
The ABT126 bus buffer gates feature independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low.
When VCC is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.
您可能感兴趣的相似产品
功能优于比较器件,可直接替换
技术文档
未找到结果。请清除搜索,并重试。
查看全部 20 设计和开发
如需其他信息或资源,请查看下方列表,点击标题即可进入详情页面。
评估板
14-24-LOGIC-EVM — 支持 14 到 24 引脚 PW、DB、D、DW、NS、DYY 和 DGV 封装的通用逻辑 EVM
该 EVM 设计用于支持采用 14 至 24 引脚 D、DW、DB、NS、PW、DYY 或 DGV 封装的任何逻辑器件。
评估板
14-24-NL-LOGIC-EVM — 通用 14 至 24 引脚无铅封装评估模块
Flexible EVM designed to support any logic or translation device that has a BQA, BQB, RGY (14-24 pin), RSV, RJW, or RHL package.
封装 | 引脚数 | 下载 |
---|---|---|
PDIP (N) | 14 | 了解详情 |
SOIC (D) | 14 | 了解详情 |
SOP (NS) | 14 | 了解详情 |
SSOP (DB) | 14 | 了解详情 |
TSSOP (PW) | 14 | 了解详情 |
VQFN (RGY) | 14 | 了解详情 |
订购和质量
包含信息:
- RoHS
- REACH
- 器件标识
- 引脚镀层/焊球材料
- MSL 等级/回流焊峰值温度
- MTBF/时基故障估算
- 材料成分
- 认证摘要
- 持续可靠性监测