ZHCSK12A July 2019 – October 2019 TLV320ADC6140
PRODUCTION DATA.
This register is the ASI slot configuration register for channel 1.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | CH1_OUTPUT | CH1_SLOT[5:0] | |||||
R-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | Reserved | R | 0h | Reserved |
6 | CH1_OUTPUT | R/W | 0h | Channel 1 output line.
0d = Channel 1 output is on the ASI primary output pin (SDOUT) 1d = Channel 1 output is on the ASI secondary output pin (GPIO1 or GPOx) |
5-0 | CH1_SLOT[5:0] | R/W | 0h | Channel 1 slot assignment.
0d = TDM is slot 0 or I2S, LJ is left slot 0 1d = TDM is slot 1 or I2S, LJ is left slot 1 2d to 30d = Slot assigned as per configuration 31d = TDM is slot 31 or I2S, LJ is left slot 31 32d = TDM is slot 32 or I2S, LJ is right slot 0 33d = TDM is slot 33 or I2S, LJ is right slot 1 34d to 62d = Slot assigned as per configuration 63d = TDM is slot 63 or I2S, LJ is right slot 31 |