ZHCSJR3B February 2019 – November 2019 BQ25887
PRODUCTION DATA.
REG03 is shown in Figure 27 and described in Table 11.
Return to Summary Table.
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Field | FORCE_ICO | FORCE_INDET | EN_ICO | IINDPM[4:0] |
Bit | Field | Type | Reset by REG_RST | Reset by WATCHDOG | Description | |
---|---|---|---|---|---|---|
7 | FORCE_ICO | R/W | Yes | Yes | Force Start Input Current Optimizer (ICO):
0 – Do not force ICO (default) 1 – Force ICO start Note: This bit can only be set and always returns 0 after ICO starts. This bit only valid when EN_ICO = 1. |
|
6 | FORCE_INDET | R/W | Yes | Yes | Force PSEL Detection:
0 – Not in PSEL detection (default) 1 – Force PSEL detection |
|
5 | EN_ICO | R/W | Yes | No | Input Current Optimization (ICO) Algorithm Control:
0 – Disable ICO 1 – Enable ICO (default) |
|
4 | IINDPM[4] | R/W | Yes | No | 1600 mA | Input Current Limit:
Offset: 500 mA Range: 500 mA – 3300 mA Default: 3000 mA Note: IINDPM > 3300 mA (1Ch) clamped to 3300 mA. Actual input current limit is lower of I2C, ICO_ILIM,ILIM pin or PSEL. |
3 | IINDPM[3] | R/W | Yes | No | 800 mA | |
2 | IINDPM[2] | R/W | Yes | No | 400 mA | |
1 | IINDPM[1] | R/W | Yes | No | 200 mA | |
0 | IINDPM[0] | R/W | Yes | No | 100 mA |