ZHCSJR3B February 2019 – November 2019 BQ25887
PRODUCTION DATA.
REG2B is shown in Figure 68 and described in Table 52.
Return to Summary Table.
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Field | Reserved | Reserved | CB_MASK | HS_CV_MASK | LS_CV_MASK | HS_OV_MASK | LS_OV_MASK | CB_OC_MASK |
| Bit | Field | Type | Reset by REG_RST | Reset by WATCHDOG | Description | |
|---|---|---|---|---|---|---|
| 7 | Reserved | R | Yes | No | Reserved bit always reads 0h | |
| 6 | Reserved | R | Yes | No | Reserved bit always reads 0h | |
| 5 | CB_MASK | R/W | Yes | No | When set, the device will not send an interrupt on the INT pin when the device enters or exits cell balance mode. | |
| 4 | HS_CV_MASK | R/W | Yes | No | When set, the device will not send an interrupt on the INT pin when the high side cell balancing FET is in CV mode. | |
| 3 | LS_CV_MASK | R/W | Yes | No | When set, the device will not send an interrupt on the INT pin when the low side cell balancing FET is in CV mode. | |
| 2 | HS_OV_MASK | R/W | Yes | No | When set, the device will not send an interrupt on the INT pin when the high side cell is in over-voltage. | |
| 1 | LS_OV_MASK | R/W | Yes | No | When set, the device will not send an interrupt on the INT pin when the low side cell is in over-voltage. | |
| 0 | CB_OC_MASK | R/W | Yes | No | When set, the device will not send an interrupt on the INT pin when the Cell Balance Over-Current Protections is active. | |