ZHCSH77D June 2017 – May 2019 DAC8740H , DAC8741H
PRODUCTION DATA.
This register controls which MODEM STATUS events are allowed to trigger an interrupt on the IRQ pin. A 0 in the respective bit position allows the interrupt event to toggle the IRQ pin. A 1 in the respective bit position blocks the interrupt event from toggling the IRQ pin, but the event can still be detected by reading the MODEM STATUS register.
MODEM_IRQ_MASK is shown in Figure 26 and described in Table 12.
Return to Summary Table.
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | JAB_OFF | JAB_ON | GAP | FRAME | PARITY | WDT | CRC |
| R | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| FIFO_M2D LEVEL | FIFO_M2D FULL | FIFO_M2D EMPTY | FIFO_D2M LEVEL | FIFO_D2M FULL | FIFO_D2M EMPTY | CD | CTS |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15 | RESERVED | R/W | 0 | Reserved |
| 14 | JAB_OFF | R/W | 0 | Writing a 1 to this bit blocks the JAB_OFF event from triggering the IRQ pin |
| 13 | JAB_ON | R/W | 0 | Writing a 1 to this bit blocks the JAB_ON event from triggering the IRQ pin |
| 12 | GAP | R/W | 0 | Writing a 1 to this bit blocks the GAP event from triggering the IRQ pin |
| 11 | FRAME | R/W | 0 | Writing a 1 to this bit blocks the FRAME event from triggering the IRQ pin |
| 10 | PARITY | R/W | 0 | Writing a 1 to this bit blocks the PARITY event from triggering the IRQ pin |
| 9 | WDT | R/W | 0 | Writing a 1 to this bit blocks the WDT event from triggering the IRQ pin |
| 8 | CRC | R/W | 0 | Writing a 1 to this bit blocks the CRC event from triggering the IRQ pin |
| 7 | FIFO_M2D_LEVEL | R/W | 0 | Writing a 1 to this bit blocks the FIFO_M2D_LEVEL event from triggering the IRQ pin |
| 6 | FIFO_M2D_FULL | R/W | 0 | Writing a 1 to this bit blocks the FIFO_M2D_FULL event from triggering the IRQ pin |
| 5 | FIFO_M2D_EMPTY | R/W | 1 | Writing a 1 to this bit blocks the FIFO_M2D_EMPTY event from triggering the IRQ pin |
| 4 | FIFO_D2M_LEVEL | R/W | 0 | Writing a 1 to this bit blocks the FIFO_D2M_LEVEL event from triggering the IRQ pin |
| 3 | FIFO_D2M_FULL | R/W | 0 | Writing a 1 to this bit blocks the FIFO_D2M_FULL event from triggering the IRQ pin |
| 2 | FIFO_D2M_EMPTY | R/W | 1 | Writing a 1 to this bit blocks the FIFO_D2M_EMPTY event from triggering the IRQ pin |
| 1 | CD | R/W | 0 | Writing a 1 to this bit blocks the CD event from triggering the IRQ pin |
| 0 | CTS | R/W | 0 | Writing a 1 to this bit blocks the CTS event from triggering the IRQ pin |