ZHCSH27B May 2017 – April 2018 IWR1642
PRODUCTION DATA.
| NO. | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|
| 8(2) | tsu(SOMI-SPCL)M | Setup time, SPISOMI before SPICLK low
(clock polarity = 0) |
5 | ns | ||
| tsu(SOMI-SPCH)M | Setup time, SPISOMI before SPICLK high
(clock polarity = 1) |
5 | ||||
| 9(2) | th(SPCL-SOMI)M | Hold time, SPISOMI data valid after SPICLK low
(clock polarity = 0) |
3 | ns | ||
| th(SPCH-SOMI)M | Hold time, SPISOMI data valid after SPICLK high
(clock polarity = 1) |
3 | ||||
Figure 5-4 SPI Master Mode External Timing (CLOCK PHASE = 0)
Figure 5-5 SPI Master Mode Chip Select Timing (CLOCK PHASE = 0)