ZHCSFJ2F September 2015 – January 2025 TPS65094
PRODUCTION DATA
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Bit Name | RESERVED | SWB1_2_ DISABLEB | SWA1_ DISABLEB | VTT_ DISABLEB | VTT_EN | RESERVED | SWB1_2_EN | LDOA3_EN |
| TPS650940, TPS650944, and TPS650945 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| TPS650941, TPS650942 and TPS650947 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 6 | SWB1_2_DISABLEB | R/W | 1 | SWB1_2 Active Low Disable Bit. Writing 0 to this bit forces SWB1_2 to turn off regardless of status of enable pins (PMICEN, SLP_Sx). Has priority over SWB1_2_EN. 0: Disabled 1: SWB1_2 operates normally. |
| 5 | SWA1_DISABLEB | R/W | 1 | SWA1 Active Low Disable Bit. Writing 0 to this bit forces SWA1 to turn off regardless of status of enable pins (PMICEN, SLP_Sx). Has priority over SWA1_EN. 0: Disabled 1: SWA1 operates normally. |
| 4 | VTT_DISABLEB | R/W | TPS650940, TPS650944, and TPS650945: 0 TPS650941, TPS650942 and TPS650947: 1 | VTT_LDO Active Low Disable Bit. Writing 0 to this bit forces VTT_LDO to turn off regardless of status of enable pins (PMICEN, SLP_Sx). Has priority over VTT_EN. 0: Disabled 1: VTT_LDO operates normally. |
| 3 | VTT_EN | R/W | TPS650940, TPS650944 and TPS650945: 1 TPS650941, TPS650942 and TPS650947: 0 | VTT_LDO Enable bit. VTT_DISABLEB has priority over VTT_EN. 0: VTT_LDO operates normally. 1: Enabled regardless of power sequencing, unless VTT_DISABLEB = 0 |
| 1 | SWB1_2_EN | R/W | 0 | SWB1_2_Enable bit. SWB1_2_DISABLEB has priority over SWB1_2_EN. 0: SWB1_2 operates normally. 1: Enabled regardless of power sequencing, unless SWB1_2_DISABLEB = 0 |
| 0 | LDOA3_EN | R/W | 0 | LDOA3 Enable bit. 0: Enabled if LDOLS_EN = 1 1: Enabled regardless of LDOLS_EN state |