SPRUJ81 February   2023 AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1

 

  1.   Trademarks
  2. Introduction
  3. Width/Spacing Proposal for Escapes
  4. Stackup
  5. Via Sharing
  6. Floorplan Component Placement
  7. Critical Interfaces Impact Placement
  8. Routing Priority
  9. SerDes Interfaces
  10. DDR Interfaces
  11. 10Power Decoupling
  12. 11Route Lowest Priority Interfaces Last
  13. 12Summary

DDR Interfaces

The AM62Ax SoC supports connection to either a DDR4 or LPDDR4 device. The DDR signals must be routed at the highest priority, as noted in Table 7-1. Refer to the DDR Routing Guidelines document for detailed recommendations for DDR routing. The images below show the BGA breakout for the DDR interface on the AM62Ax Board. Routing for both DDR4 and LPDDR4 use a similar escape, with LPDDR4 requiring a lesser number of signals.

The DDR SDRAM memory devices are normally arranged so that the data group balls are closest to the AM62Ax device. The Package BGA ball map has been carefully planned to place the DDR address and command signals between data byte lanes 0 and 1 and data byte lanes 2 and 3.

Figure 9-1 and Figure 9-2 illustrate how to escape the DDR byte lanes 0 and 1, respectively. Similarly, Figure 9-3 and Figure 9-4 illustrate the escape of DDR byte lanes 2 and 3, respectively. The use of Plated Through Hole (PTH) vias make the routing of these signals between the SoC and SDRAM possible on any layer.

GUID-20230201-SS0I-5RLQ-SDMS-5NR6TRVCRFV9-low.png Figure 9-1 DDR Byte Lane0 Escape
GUID-20230201-SS0I-TRCR-T1WJ-RZKLJVK2RFNP-low.png Figure 9-2 DDR Byte Lane1 Escape
GUID-20230201-SS0I-SWHG-QJ6X-LTBSZTF57BPW-low.png Figure 9-3 DDR Byte Lane 2 Escape
GUID-20230201-SS0I-5DCP-JH0D-4RXN9ZKNQVBQ-low.png Figure 9-4 DDR Byte Lane 3 Escape

The address, command, and clock signals are routed directly to the memory device.

The top and inner layers are used to escape and route the address and command signals. The traces must be length matched to ensure that the signals arrive at the memory at the same time. Length matching must be from the SoC to memory pin individually, and must include the stub to the memory pad and all via lengths. Refer to the DDR Routing Guidelines document for detailed recommendations for DDR routing.

GUID-20230201-SS0I-VJXN-1VN4-CHFQFHQP8RQ4-low.png Figure 9-5 DDR Address/Cmd Escape

The escapes of the address and command signals for an LPDDR4 interface on these layers are shown above in Figure 9-5.

Address signals are routed directly from the SoC to the via next to the associated pad for the memory device. This requires that the address signals escape in the correct order. It is required to have the same number of vias for each of the address and command signals. The use of Plated Through Hole (PTH) vias allows the flexibility of routing the address/cmd signals on any layer.