ZHCSMK7C November   2020  – December 2021 TPS2661

PRODUCTION DATA  

  1. 特性
  2. 应用
  3. 说明
  4. Revision History
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Timing Requirements
    7. 7.7 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Overload Protection and Fast-Trip
      2. 8.3.2 Reverse Current Blocking for Unipolar Current Inputs TPS26610, TPS26611 and TPS26612 (4–20 mA, 0–20 mA)
      3. 8.3.3 OUTPUT and INPUT Cutoff During Overvoltage, Undervoltage Due to Miswiring
        1. 8.3.3.1 Output Overvoltage With TPS2661x Devices
        2. 8.3.3.2 Output or Input Undervoltage With TPS26610, TPS26611 and TPS26612
        3. 8.3.3.3 Output Undervoltage With TPS26613 and TPS26614
      4. 8.3.4 External Power Supply (±Vs)
      5. 8.3.5 Loop Testing Without ±Vs Supply (Loop Power Mode in TPS26610, TPS26613 Only)
        1. 8.3.5.1 Supply Sensing With VSNS for Loop Power Mode With TPS26610 and TPS26613
      6. 8.3.6 Enable Control With TPS26611, TPS26612, and TPS26614
      7. 8.3.7 Signal Good Indicator (SGOOD)
    4. 8.4 Device Functional Modes
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application: Analog Input Protection for Current Inputs with TPS26610
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure for Current Inputs with TPS26610
        1. 9.2.2.1 Selecting ±Vs Supplies for TPS26610
        2. 9.2.2.2 Selecting RBurden
        3. 9.2.2.3 Selecting MODE Configuration for TPS26610
      3. 9.2.3 Application Performance Plots for Current Inputs with TPS26610
    3. 9.3 Typical Application: Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611
      1. 9.3.1 Design Requirements
      2. 9.3.2 Detailed Design Procedure for Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611
        1. 9.3.2.1 Selecting ±Vs Supplies for TPS26611
        2. 9.3.2.2 Selecting MODE Configuration for TPS26611
        3. 9.3.2.3 Selecting Bias Resistors R1, R2 for Setting Common Mode Voltage for Voltage Inputs
      3. 9.3.3 Application Performance Plots for V/I Inputs with TPS26611
    4. 9.4 System Examples
      1. 9.4.1 Power Supply Protection of 2-Wire Transmitter with TPS26612
      2. 9.4.2 Protection of 3-Wire Transmitters and Analog Output Modules With TPS26611, TPS26612
      3. 9.4.3 UART IO Protection With TPS26611, TPS26612
      4. 9.4.4 Higher Loop Impedance With TPS26613 and TPS26614
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 接收文档更新通知
    2. 12.2 支持资源
    3. 12.3 Trademarks
    4. 12.4 Electrostatic Discharge Caution
    5. 12.5 术语表
  13. 13Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Loop Testing Without ±Vs Supply (Loop Power Mode in TPS26610, TPS26613 Only)

TPS26610 and TPS26613 devices allow a bipolar current limited conduction through the device even when the external +Vs/–Vs supplies are not there. When the external supply is not there, the device switches to loop power mode and derives its operating power from the 4–20-mA or ±20-mA current loop. This feature enables the field installation engineer to check the wiring of the whole current loop system by passing a test current through the current loop without actually powering on the system. This feature also helps in design of safety critical redundant systems with two redundant measurements for the same current loop. In case power is not available in one system, a second system connected in the loop is still be able to read the current information because the loop is not broken. During loop testing without ±Vs supply, the device has a voltage drop of V(IN-OUT)no_Vs, the current through device is limited to IOL_noVs. During loop testing, the device draws a current of IOL_noVs from IN pin. See the Electrical Characteristics in Specifications for V(IN-OUT)no_Vs, Iqno_Vs and IOL_noVs.

The device provides thermal protection during loop testing, if the power dissipation in device increases above 500 mW (typical), the devices turns off internal FET for short durations to limit the power dissipation. Figure 8-16 and Figure 8-17 illustrate the thermal protection during loop testing.
GUID-20210223-CA0I-HG1W-P1FX-5B2DR13XLTP3-low.png

+Vs = 15 V, –Vs = –15 V, ROUT = 250 Ω, VIN = 21 V

Figure 8-16 Thermal Protection During Loop Testing for ILOOP > 0
GUID-20210223-CA0I-CK85-ZLD0-P9LQCHD2KGG6-low.png
+Vs = 15 V, –Vs = –15 V, ROUT = 250 Ω, VIN = –21 V
Figure 8-17 Thermal Protection During Loop Testing for ILOOP < 0