ZHCSCN4F January   2014  – July 2017 TPS22968

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
  4. 修订历史记录
  5. Device Comparison
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics (VBIAS = 5 V)
    6. 7.6 Electrical Characteristics (VBIAS = 2.5 V)
    7. 7.7 Switching Characteristics
    8. 7.8 Typical DC Characteristics
    9. 7.9 Typical AC Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1 ON and OFF Control
      2. 9.3.2 Input Capacitor (Optional)
      3. 9.3.3 Output Capacitor (Optional)
      4. 9.3.4 QOD (Optional)
      5. 9.3.5 VIN and VBIAS Voltage Range
      6. 9.3.6 Adjustable Rise Time
    4. 9.4 Device Functional Modes
  10. 10Application and Implementation
    1. 10.1 Application Information
      1. 10.1.1 Parallel Configuration
      2. 10.1.2 Standby Power Reduction
      3. 10.1.3 Power Supply Sequencing Without a GPIO Input
      4. 10.1.4 Reverse Current Blocking
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
        1. 10.2.2.1 VIN to VOUT Voltage Drop
        2. 10.2.2.2 Inrush Current
        3. 10.2.2.3 Thermal Considerations
      3. 10.2.3 Application Curves
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
    2. 12.2 Layout Example
  13. 13器件和文档支持
    1. 13.1 器件支持
      1. 13.1.1 开发支持
    2. 13.2 文档支持
      1. 13.2.1 相关文档
    3. 13.3 相关链接
    4. 13.4 接收文档更新通知
    5. 13.5 社区资源
    6. 13.6 商标
    7. 13.7 静电放电警告
    8. 13.8 Glossary
  14. 14机械、封装和可订购信息

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

Application Information

This section highlights some of the design considerations for implementing this device in various applications. A PSPICE model for this device is also available on the product page for additional information.

Parallel Configuration

To increase the current capabilities and lower the RON by approximately 50%, both channels can be placed in parallel as shown in Figure 31 (parallel configuration). With this configuration, the CT1 and CT2 pins can be tied together to use one capacitor, CT, as shown in Figure 31. With a single CT capacitor, the rise time is half of the typical rise-time value. Refer to the Table 1 for typical timing values.

TPS22968 TPS22968N paracon_shared_lvscg3.gif Figure 31. Parallel Configuration

Standby Power Reduction

Any end equipment that is powered from the battery has a need to reduce current consumption to keep the battery charged for a longer time. TPS22968 helps to accomplish this by turning off the supply to the modules that are in standby state, and therefore, significantly reduces the leakage current overhead of the standby modules. See Figure 32.

TPS22968 TPS22968N std_pwr_red_lvscg3.gif Figure 32. Standby Power Reduction

Power Supply Sequencing Without a GPIO Input

In many end equipments, there is a need to power up various modules in a predetermined manner. The TPS22968 can solve the problem of power sequencing without adding any complexity to the overall system. See Figure 33.

TPS22968 TPS22968N pwr_seq_without_lvscg3.gif
VIN1 must be greater VIH.
Figure 33. Power Sequencing Without a GPIO Input

Reverse Current Blocking

In certain applications, it may be desirable to have reverse current blocking. Reverse current blocking prevents current from flowing from the output to the input of the load switch when the device is disabled. With the following configuration, the TPS22968 can be converted into a single-channel switch with reverse current blocking. In this configuration, VIN1 or VIN2 can be used as the input and VIN2 or VIN1 is the output. See Figure 34.

TPS22968 TPS22968N reverse_cur_blk_lvscg3.gif Figure 34. Reverse Current Blocking

Typical Application

This application demonstrates how the TPS22968 can be used to power downstream modules with large capacitances. The example in Figure 35 TPS22968 is powering a 100-µF capacitive output load.

TPS22968 TPS22968N typicalApplication_SLVSG3.gif Figure 35. Typical Application Schematic for Powering a Downstream Module

Design Requirements

For this design example, use the following Table 3 as the input parameters.

Table 3. Design Parameters

DESIGN PARAMETER EXAMPLE VALUE
VIN 3.3 V
VBIAS 5 V
Load current 4 A
Output capacitance (CL) 22 µF
Allowable inrush current on VOUT 0.33 A

Detailed Design Procedure

To begin the design process, the designer must know the following:

  • VIN voltage
  • VBIAS voltage
  • Load current
  • Allowable inrush current on VOUT due to CL capacitor

VIN to VOUT Voltage Drop

The VIN to VOUT voltage drop in the device is determined by the RON of the device and the load current. The RON of the device depends upon the VIN and VBIAS conditions of the device. Refer to the RON specification of the device in the Electrical Characteristics (VBIAS = 5 V) and Electrical Characteristics (VBIAS = 2.5 V) . After the RON of the device is determined based upon the VIN and VBIAS conditions, use Equation 2 to calculate the VIN to VOUT voltage drop:

Equation 2. TPS22968 TPS22968N eq1_delta_slvsci4.gif

where

  • ΔV is the voltage drop from VIN to VOUT
  • ILOAD is the load current
  • RON is the On-resistance of the device for a specific VIN and VBIAS combination

An appropriate ILOAD must be chosen such that the IMAX specification of the device is not violated.

Inrush Current

To determine how much inrush current is caused by the CL capacitor, use Equation 3.

Equation 3. TPS22968 TPS22968N Eq2_Iinrush_slvsci4.gif

where

  • IINRUSH is the amount of inrush caused by CL
  • CL is the capacitance on VOUT
  • dt is the time it takes for change in VOUT during the ramp up of VOUT when the device is enabled
  • dVOUT is the change in VOUT during the ramp up of VOUT when the device is enabled

The device offers adjustable rise time for VOUT. This feature allows the user to control the inrush current during turnon through the CTx pins. The appropriate rise time can be calculated using the design requirements and the inrush current equation ( Equation 3). See Equation 4 and Equation 5.

Equation 4. 330 mA = 22 µF × 3.3 V / dt
Equation 5. dt = 220 µs

To ensure an inrush current of less than 330 mA, choose a CT based on Table 1 or Equation 1 value that yields a rise time of more than 220 µs. See the oscilloscope captures in the Application Curves for an example of how the CT capacitor can be used to reduce inrush current. See Table 1 for correlation between rise times and CT values.

An appropriate CL value must be placed on VOUT such that the IMAX and IPLS specifications of the device are not violated.

Thermal Considerations

The maximum IC junction temperature must be restricted to 125°C under normal operating conditions. To calculate the maximum allowable dissipation, PD(max) for a given output current and ambient temperature, use Equation 6.

Equation 6. TPS22968 TPS22968N eq_thrm_slvsci4.gif

where

  • PD(max) is the maximum allowable power dissipation
  • TJ(max) is the maximum allowable junction temperature (125°C for the TPS22968)
  • TA is the ambient temperature of the device
  • RθJA is the junction to air thermal impedance. See the Thermal Information table. This parameter is highly dependent upon board layout.

Equation 7 to Equation 10 and Equation 11 to Equation 13 show two examples to determine how to use this information correctly:

For VBIAS = 5 V, VIN = 5 V, the maximum ambient temperature with a 4-A load through each channel can be determined by using Equation 7 to Equation 10:

White Space

Equation 7. PD = I2 × R × 2 (multiplied by 2 because there are two channels)

White Space

Equation 8. TPS22968 TPS22968N temp_eq1b_lvscg3.gif

White Space

Equation 9. TA = TJ(MAX) – RθJA × 2 × I2 × R

White Space

Equation 10. TA = 125°C – 62.5°C/W × 2 × (4 A)2 × 27 mΩ = 71°C

White Space

For VBIAS = 5 V, VIN = 5 V, the maximum continuous current for an ambient temperature of 85°C with the same current flowing through each channel can be determined by using Equation 11 to Equation 13:

Space

Equation 11. TPS22968 TPS22968N temp_eq2a_lvscg3.gif

Space

Equation 12. TPS22968 TPS22968N temp_eq2b_lvscg3.gif

Space

Equation 13. TPS22968 TPS22968N temp_eq2c_lvscg3.gif

Application Curves

The twp scope captures show the usage of a CT capacitor in conjunction with the device. A higher CT value results in a slower rise and a lower inrush current.

TPS22968 TPS22968N tps22968_inrush_vin_3p3v_CL_22uF_Ct_0.gif
VBIAS = 5 V VIN = 3.3 V TA = 25°C
CT = Open
Figure 36. Inrush Current Without CT Capacitor
TPS22968 TPS22968N tps22968_inrush_vin_3p3v_CL_22uF_Ct_220pF.gif
VBIAS = 5 V VIN = 3.3 V TA = 25°C
CT = 220 pF
Figure 37. Inrush Current With CT = 220 pF