ZHCSJA2A January 2019 – March 2019 TPA3255-Q1
PRODUCTION DATA.
| MIN | TYP | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| PVDD_x | Half-bridge supply | DC supply voltage, RL = 4Ω | 18 | 51 | 53.5 | V |
| GVDD_x | Supply for logic regulators and gate-drive circuitry | DC supply voltage | 9.8 | 10.6 | 11.4 | V |
| VDD | Digital regulator supply voltage | DC supply voltage | 9.8 | 10.6 | 11.4 | V |
| RL(BTL) | Load impedance | Output filter inductance within recommended value range | 3.4 | 4 | Ω | |
| RL(SE) | 1.7 | 3 | ||||
| RL(PBTL) | 1.7 | 2 | ||||
| LOUT(BTL) | Output filter inductance | Minimum output inductance at IOC | 5 | μH | ||
| LOUT(SE) | 5 | |||||
| LOUT(PBTL) | 5 | |||||
| R(FREQ_ADJ) | PWM frame rate programming resistor | Nominal; Master mode | 29.7 | 30 | 30.3 | kΩ |
| AM1; Master mode | 19.8 | 20 | 20.2 | |||
| AM2; Master mode | 9.9 | 10 | 10.1 | |||
| CPVDD | PVDD close decoupling capacitors | 1 | μF | |||
| ROC | Over-current programming resistor | Resistor tolerance = 5%, RL = 4Ω | 22 | 30 | kΩ | |
| Resistor tolerance = 5%, RL ≥ 6Ω, PVDD = 53.5V(1) | 30 | |||||
| ROC(LATCHED) | Over-current programming resistor | Resistor tolerance = 5%, RL = 4Ω | 47 | 64 | kΩ | |
| Resistor tolerance = 5%, RL ≥ 6Ω, PVDD = 53.5V(1) | 64 | |||||
| V(FREQ_ADJ) | Voltage on FREQ_ADJ pin for slave mode operation | Slave mode | 3.3 | V | ||
| TJ | Junction temperature | -40 | 125 | °C | ||