Table 6-4 Mode Register 0 (MR0)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| RxWATCHDOG | RxINT[2] | TxINT[1:0] | FIFOSIZE | BUADRATE EXTENDED II | TEST2 | BAUDRATE EXTENDED1 |
Table 6-5 Mode Register 1 (MR1)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| RxRTS control | RxINT[1] | ERRORMODE | PARITYMODE | PARITYTYPE | bits per character |
Table 6-6 Mode Register 2 (MR2)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| channel mode | RTSN Control Tx | CTSN Enable Tx | stop bit length |
Table 6-7 Clock Select Register (CSR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| receiver clock select code | transmitter clock select code |
Table 6-8 Command Register (CR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| channel command code | disable Tx | enable Tx | disable Rx | enable Rx |
Table 6-9 Channel Status Register (SR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| received break | framing error | parity error | overrun error | TxEMT | TxRDY | RxFULL | RxRDY |
Table 6-10 Interrupt Mask Register (Enables Interrupts) (IMR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| change input port | change break B | RxRDYB | TxRDTYB | counter ready | change break A | RxRDYA | TxRDYA |
Table 6-11 Interrupt Status Register (ISR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| input port change | change break B | RxRDYB FFULLB | TxRDTYB | counter ready | change break A | RxRDYA FFULLA | TxRDYA |
Table 6-12 Counter/Timer Preset Register, Upper (CTPU)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| 8 MSB of the BRG timer divisor |
Table 6-13 Counter/Timer Preset Register, Lower (Enables Interrupts) (CTPL)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| 8 LSB of the BRG timer divisor |
Table 6-14 Auxiliary Control Register and Change of State Control (ACR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| BRG set select | counter/timer mode and clock source select (see Table 6-51) | enable IP3 COS interrupt | enable IP2 COS interrupt | enable IP1 COS interrupt | enable IP0 COS interrupt |
Table 6-15 Input Port Change Register (IPCR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| delta IP3 | delta IP2 | delta IP1 | delta IP0 | state of IP3 | state of IP2 | state of IP1 | state of IP0 |
Table 6-16 Input Port Register (IPR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| state of IP7 | state of IP6 | state of IP5 | state of IP4 | state of IP3 | state of IP2 | state of IP1 | state of IP0 |
Table 6-17 Set Output Port Bits Register (SOPR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| set OP7 | set OP6 | set OP5 | set OP4 | set OP3 | set OP2 | set OP1 | set OP0 |
Table 6-18 Reset Output Port Bits Register (ROPR)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| reset OP7 | reset OP6 | reset OP5 | reset OP4 | reset OP3 | reset OP2 | reset OP1 | reset OP0 |
Table 6-19 Output Port Configuration Register (OPCR)(1)| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| configure OP7 | configure OP6 | configure OP5 | configure OP4 | configure OP3 | configure OP2 | configure OP1 | configure OP0 |
(1) OP1 and OP0 are the RTSN output and are controlled by the MR register