ZHCSH24G
June 2016 – March 2019
TDA3LA
,
TDA3MV
PRODUCTION DATA.
1
器件概述
1.1
特性
1.2
应用
1.3
说明
1.4
功能框图
2
修订历史记录
3
Device Comparison
3.1
Related Products
4
Terminal Configuration and Functions
4.1
Terminal Assignment
4.1.1
Unused Balls Connection Requirements
4.2
Ball Characteristics
4.3
Multiplexing Characteristics
4.4
Signal Descriptions
4.4.1
Video Input Ports (VIP)
4.4.2
Display Subsystem – Video Output Ports
4.4.3
Digital-to-Analog Converter (SD_DAC)
4.4.4
Embedded 8 channel Analog-To-Digital Converter (ADC)
4.4.5
Camera Control
4.4.6
Camera Parallel Interface (CPI)
4.4.7
Imaging Subsystem (ISS)
4.4.8
External Memory Interface (EMIF)
4.4.9
General-Purpose Memory Controller (GPMC)
4.4.10
Timers
4.4.11
Inter-Integrated Circuit Interface (I2C)
4.4.12
Universal Asynchronous Receiver Transmitter (UART)
4.4.13
Multichannel Serial Peripheral Interface (McSPI)
4.4.14
Quad Serial Peripheral Interface (QSPI)
4.4.15
Multichannel Audio Serial Port (McASP)
4.4.16
Controller Area Network Interface (DCAN and MCAN)
4.4.17
Ethernet Interface (GMAC_SW)
4.4.18
SDIO Controller
4.4.19
General-Purpose Interface (GPIO)
4.4.20
Pulse Width Modulation (PWM) Interface
4.4.21
Test Interfaces
4.4.22
System and Miscellaneous
4.4.22.1
Sysboot
4.4.22.2
Power, Reset and Clock Management (PRCM)
4.4.22.3
Enhanced Direct Memory Access (EDMA)
4.4.22.4
Interrupt Controllers (INTC)
4.4.23
Power Supplies
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Power On Hour (POH) Limits
5.4
Power on Hour (POH) Limits
5.5
Recommended Operating Conditions
5.6
Operating Performance Points
5.6.1
AVS Requirements
5.6.2
Voltage And Core Clock Specifications
5.6.3
Maximum Supported Frequency
5.7
Power Consumption Summary
5.8
Electrical Characteristics
5.8.1
LVCMOS DDR DC Electrical Characteristics
5.8.2
Dual Voltage LVCMOS I2C DC Electrical Characteristics
5.8.3
IQ1833 Buffers DC Electrical Characteristics
5.8.4
IHHV1833 Buffers DC Electrical Characteristics
5.8.5
LVCMOS Analog OSC Buffers DC Electrical Characteristics
5.8.6
LVCMOS CSI2 DC Electrical Characteristics
5.8.7
Dual Voltage LVCMOS DC Electrical Characteristics
5.9
Thermal Characteristics
5.9.1
Package Thermal Characteristics
5.10
Analog-to-Digital ADC Subsystem Electrical Specifications
5.11
Power Supply Sequences
6
Clock Specifications
6.1
Input Clock Specifications
6.1.1
Input Clock Requirements
6.1.2
System Oscillator OSC0 Input Clock
6.1.2.1
OSC0 External Crystal
6.1.2.2
OSC0 Input Clock
6.1.3
Auxiliary Oscillator OSC1 Input Clock
6.1.3.1
OSC1 External Crystal
6.1.3.2
OSC1 Input Clock
6.1.4
RC On-die Oscillator Clock
6.2
DPLLs, DLLs Specifications
6.2.1
DPLL Characteristics
6.2.2
DLL Characteristics
6.2.2.1
DPLL and DLL Noise Isolation
7
Timing Requirements and Switching Characteristics
7.1
Timing Test Conditions
7.2
Interface Clock Specifications
7.2.1
Interface Clock Terminology
7.2.2
Interface Clock Frequency
7.3
Timing Parameters and Information
7.3.1
Parameter Information
7.3.1.1
1.8 V and 3.3 V Signal Transition Levels
7.3.1.2
1.8 V and 3.3 V Signal Transition Rates
7.3.1.3
Timing Parameters and Board Routing Analysis
7.4
Recommended Clock and Control Signal Transition Behavior
7.5
Video Input Ports (VIP)
7.6
Display Subsystem – Video Output Ports
7.7
Imaging Subsystem (ISS)
7.8
External Memory Interface (EMIF)
7.9
General-Purpose Memory Controller (GPMC)
7.9.1
GPMC/NOR Flash Interface Synchronous Timing
7.9.2
GPMC/NOR Flash Interface Asynchronous Timing
7.9.3
GPMC/NAND Flash Interface Asynchronous Timing
7.10
General-Purpose Timers
7.10.1
GP Timer Features
7.11
Inter-Integrated Circuit Interface (I2C)
Table 7-15
Timing Requirements for I2C Input Timings
Table 7-16
Switching Characteristics Over Recommended Operating Conditions for I2C Output Timings
7.12
Universal Asynchronous Receiver Transmitter (UART)
Table 7-17
Timing Requirements for UART
Table 7-18
Switching Characteristics Over Recommended Operating Conditions for UART
7.13
Multichannel Serial Peripheral Interface (McSPI)
7.14
Quad Serial Peripheral Interface (QSPI)
7.15
Multichannel Audio Serial Port (McASP)
Table 7-26
Timing Requirements for McASP1
Table 7-27
Timing Requirements for McASP2
Table 7-28
Timing Requirements for McASP3
Table 7-29
Switching Characteristics Over Recommended Operating Conditions for McASP1
Table 7-30
Switching Characteristics Over Recommended Operating Conditions for McASP2
Table 7-31
Switching Characteristics Over Recommended Operating Conditions for McASP3
7.16
Controller Area Network Interface (DCAN and MCAN)
7.16.1
DCAN
7.16.2
MCAN
Table 7-34
Timing Requirements for CAN Receive
Table 7-35
Switching Characteristics Over Recommended Operating Conditions for CAN Transmit
7.17
Ethernet Interface (GMAC_SW)
7.17.1
GMAC MDIO Interface Timings
7.17.2
GMAC RGMII Timings
Table 7-39
Timing Requirements for rgmiin_rxc - RGMIIn Operation
Table 7-40
Timing Requirements for GMAC RGMIIn Input Receive for 10/100/1000 Mbps
Table 7-41
Switching Characteristics Over Recommended Operating Conditions for rgmiin_txctl - RGMIIn Operation for 10/100/1000 Mbit/s
Table 7-42
Switching Characteristics for GMAC RGMIIn Output Transmit for 10/100/1000 Mbps
7.18
SDIO Controller
7.18.1
MMC, SD Default Speed
7.18.2
MMC, SD High Speed
7.18.3
MMC, SD and SDIO SDR12 Mode
7.18.4
MMC, SD SDR25 Mode
7.19
General-Purpose Interface (GPIO)
7.20
Test Interfaces
7.20.1
JTAG Electrical Data/Timing
Table 7-53
Timing Requirements for IEEE 1149.1 JTAG
Table 7-54
Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG
Table 7-55
Timing Requirements for IEEE 1149.1 JTAG With RTCK
Table 7-56
Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG With RTCK
7.20.2
Trace Port Interface Unit (TPIU)
7.20.2.1
TPIU PLL DDR Mode
8
Applications, Implementation, and Layout
8.1
Introduction
8.1.1
Initial Requirements and Guidelines
8.2
Power Optimizations
8.2.1
Step 1: PCB Stack-up
8.2.2
Step 2: Physical Placement
8.2.3
Step 3: Static Analysis
8.2.3.1
PDN Resistance and IR Drop
8.2.4
Step 4: Frequency Analysis
8.2.5
System ESD Generic Guidelines
8.2.5.1
System ESD Generic PCB Guideline
8.2.5.2
Miscellaneous EMC Guidelines to Mitigate ESD Immunity
8.2.5.3
ESD Protection System Design Consideration
8.2.6
EMI / EMC Issues Prevention
8.2.6.1
Signal Bandwidth
8.2.6.2
Signal Routing
8.2.6.2.1
Signal Routing—Sensitive Signals and Shielding
8.2.6.2.2
Signal Routing—Outer Layer Routing
8.2.6.3
Ground Guidelines
8.2.6.3.1
PCB Outer Layers
8.2.6.3.2
Metallic Frames
8.2.6.3.3
Connectors
8.2.6.3.4
Guard Ring on PCB Edges
8.2.6.3.5
Analog and Digital Ground
8.3
Core Power Domains
8.3.1
General Constraints and Theory
8.3.2
Voltage Decoupling
8.3.3
Static PDN Analysis
8.3.4
Dynamic PDN Analysis
8.3.5
Power Supply Mapping
8.3.6
DPLL Voltage Requirement
8.3.7
Loss of Input Power Event
8.3.8
Example PCB Design
8.3.8.1
Example Stack-up
8.3.8.2
vdd_dspeve Example Analysis
8.4
Single-Ended Interfaces
8.4.1
General Routing Guidelines
8.4.2
QSPI Board Design and Layout Guidelines
8.4.2.1
If QSPI is operated in Mode 0 (POL=0, PHA=0):
8.4.2.2
If QSPI is operated in Mode 3 (POL=1, PHA=1):
8.5
Differential Interfaces
8.5.1
General Routing Guidelines
8.5.2
CSI2 Board Design and Routing Guidelines
8.5.2.1
CSI2_0 MIPI CSI-2 (1.5 Gbps)
8.5.2.1.1
General Guidelines
8.5.2.1.2
Length Mismatch Guidelines
8.5.2.1.2.1
CSI2_0 MIPI CSI-2 (1.5 Gbps)
8.5.2.1.3
Frequency-domain Specification Guidelines
8.6
Clock Routing Guidelines
8.6.1
Oscillator Ground Connection
8.7
LPDDR2 Board Design and Layout Guidelines
8.7.1
LPDDR2 Board Designs
8.7.2
LPDDR2 Device Configurations
8.7.3
LPDDR2 Interface
8.7.3.1
LPDDR2 Interface Schematic
8.7.3.2
Compatible JEDEC LPDDR2 Devices
8.7.3.3
LPDDR2 PCB Stackup
8.7.3.4
LPDDR2 Placement
8.7.3.5
LPDDR2 Keepout Region
8.7.3.6
LPDDR2 Net Classes
8.7.3.7
LPDDR2 Signal Termination
8.7.3.8
LPDDR2 DDR_VREF Routing
8.7.4
Routing Specification
8.7.4.1
DQS[x] and DQ[x] Routing Specification
8.7.4.2
CK and ADDR_CTRL Routing Specification
8.8
DDR2 Board Design and Layout Guidelines
8.8.1
DDR2 General Board Layout Guidelines
8.8.2
DDR2 Board Design and Layout Guidelines
8.8.2.1
Board Designs
8.8.2.2
DDR2 Interface
8.8.2.2.1
DDR2 Interface Schematic
8.8.2.2.2
Compatible JEDEC DDR2 Devices
8.8.2.2.3
PCB Stackup
8.8.2.2.4
Placement
8.8.2.2.5
DDR2 Keepout Region
8.8.2.2.6
Bulk Bypass Capacitors
8.8.2.2.7
High-Speed Bypass Capacitors
8.8.2.2.8
Net Classes
8.8.2.2.9
DDR2 Signal Termination
8.8.2.2.10
VREF Routing
8.8.2.3
DDR2 CK and ADDR_CTRL Routing
8.9
DDR3 Board Design and Layout Guidelines
8.9.1
DDR3 General Board Layout Guidelines
8.9.2
DDR3 Board Design and Layout Guidelines
8.9.2.1
Board Designs
8.9.2.2
DDR3 Device Combinations
8.9.2.3
DDR3 Interface Schematic
8.9.2.3.1
32-Bit DDR3 Interface
8.9.2.3.2
16-Bit DDR3 Interface
8.9.2.4
Compatible JEDEC DDR3 Devices
8.9.2.5
PCB Stackup
8.9.2.6
Placement
8.9.2.7
DDR3 Keepout Region
8.9.2.8
Bulk Bypass Capacitors
8.9.2.9
High-Speed Bypass Capacitors
8.9.2.9.1
Return Current Bypass Capacitors
8.9.2.10
Net Classes
8.9.2.11
DDR3 Signal Termination
8.9.2.12
VTT
8.9.2.13
CK and ADDR_CTRL Topologies and Routing Definition
8.9.2.13.1
Three DDR3 Devices
8.9.2.13.1.1
CK and ADDR_CTRL Topologies, Three DDR3 Devices
8.9.2.13.1.2
CK and ADDR_CTRL Routing, Three DDR3 Devices
8.9.2.13.2
Two DDR3 Devices
8.9.2.13.2.1
CK and ADDR_CTRL Topologies, Two DDR3 Devices
8.9.2.13.2.2
CK and ADDR_CTRL Routing, Two DDR3 Devices
8.9.2.13.3
One DDR3 Device
8.9.2.13.3.1
CK and ADDR_CTRL Topologies, One DDR3 Device
8.9.2.13.3.2
CK and ADDR/CTRL Routing, One DDR3 Device
8.9.2.14
Data Topologies and Routing Definition
8.9.2.14.1
DQS and DQ/DM Topologies, Any Number of Allowed DDR3 Devices
8.9.2.14.2
DQS and DQ/DM Routing, Any Number of Allowed DDR3 Devices
8.9.2.15
Routing Specification
8.9.2.15.1
CK and ADDR_CTRL Routing Specification
8.9.2.15.2
DQS and DQ Routing Specification
8.10
CVIDEO/SD-DAC Guidelines and Electrical Data/Timing
9
Device and Documentation Support
9.1
Device Nomenclature
9.1.1
Standard Package Symbolization
9.1.2
Device Naming Convention
9.2
Tools and Software
9.3
Documentation Support
9.4
Related Links
9.5
Community Resources
9.6
商标
9.7
静电放电警告
9.8
Export Control Notice
9.9
Glossary
10
Mechanical, Packaging, and Orderable Information
10.1
Packaging Information
封装选项
请参考 PDF 数据表获取器件具体的封装图。
订购信息
zhcsh24g_oa
1.1
特性
专为 ADAS 应用设计的 架构
视频和图像处理支持
全高清视频 (1920 × 1080p,60fps)
视频输入和视频输出
多达 2 个 C66x 浮点 VLIW DSP
对象代码与 C67x 和 C64x+ 完全兼容
每周期最多 32 次 16 × 16 位定点乘法
高达 512kB 片上 L3 RAM
3 级 (L3) 和 4 级 (L4) 互连
存储器接口 (EMIF) 模块
支持 DDR3/DDR3L 至 DDR-1066
支持 DDR2 至 DDR-800
支持 LPDDR2 至 DDR-667
最高支持 2GB
Dual Arm®Cortex®-M4 图像处理器 (IPU)
Vision AccelerationPac
嵌入式视觉引擎 (EVE)
显示子系统
采用 DMA 引擎的显示控制器
CVIDEO/SD-DAC TV 模拟复合输出
视频输入端口 (VIP) 模块
支持多达 4 个多路复用输入端口
可生成温度警报的片上温度传感器
通用存储器控制器 (GPMC)
增强型直接存储器存取 (EDMA) 控制器
3 端口(2 个外置)千兆以太网 (GMAC) 交换机
控制器区域网 (DCAN) 模块
CAN 2.0B 协议
模块化控制器局域网 (MCAN) 模块
CAN 2.0B 协议
8 个 32 位通用计时器
3 个可配置通用异步接收发送器 (UART) 模块
4 个多通道串行外设接口 (McSPI)
四通道 SPI 接口
两个内部集成电路 (I
2
C) 端口
三个
多通道音频串行端口 (McASP)
模块
多媒体卡/安全数字/安全数字输入输出接口 (MMC™/SD™/SDIO)
多达 126 个通用 I/O (GPIO) 引脚
电源、复位和时钟管理
片上调试,采用 CTool 技术
符合汽车级 AEC-Q100 标准
15mm × 15mm、0.65mm 间距、367 引脚 PBGA (ABF)
7 个双路时钟比较器 (DCC)
存储器循环冗余校验 (CRC)
支持现场逻辑测试和片上存储器的 TESOC (LBIST/PBIST)
错误信令模块 (ESM)
可作为看门狗计时器使用的五个实时中断 (RTI) 模块实例
8 通道 10 位 ADC
MIPI®CSI-2 摄像头串行接口
PWMSS
全 HW 图像管道:DPC、CFA、3D-NF、RGB-YUV
WDR、HW LDC 和透视