ZHCSAU5E September 2012 – September 2018 MSP430F6745 , MSP430F6746 , MSP430F6747 , MSP430F6748 , MSP430F6749 , MSP430F6765 , MSP430F6766 , MSP430F6767 , MSP430F6768 , MSP430F6769 , MSP430F6775 , MSP430F6776 , MSP430F6777 , MSP430F6778 , MSP430F6779
PRODUCTION DATA.
Figure 6-8 shows the port diagram. Table 6-67 summarizes the selection of the pin functions.
Figure 6-8 Port P1 (P1.4 and P1.5) Diagram (MSP430F677xIPEU and MSP430F677xIPZ) | PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | |||
|---|---|---|---|---|---|---|
| P1DIR.x | P1SEL1.x | P1SEL0.x | CPBD.z | |||
| P1.4/MCLK/CB1/A4 | 4 | P1.4 (I/O) | I:0; O:1 | 0 | 0 | 0 |
| MCLK | 1 | 0 | 1 | 0 | ||
| N/A | 0 | 1 | 0 | 0 | ||
| DVSS | 1 | 1 | 0 | 0 | ||
| A4 | X | 1 | 1 | 0 | ||
| CB1 | X | X | X | 1 (z = 1) | ||
| P1.5/SMCLK/CB0/A5 | 5 | P1.5 (I/O) | I:0; O:1 | 0 | 0 | 0 |
| SMCLK | 1 | 0 | 1 | 0 | ||
| N/A | 0 | 1 | 0 | 0 | ||
| DVSS | 1 | 1 | 0 | 0 | ||
| A5 | X | 1 | 1 | 0 | ||
| CB0 | X | X | X | 1 (z = 0) | ||