ZHCSJB5B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
The slew rate control 2 register is shown in Figure 92 and described in Table 45.
Register access type: Read/Write
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Reserved | HB12_SR | HB11_SR | HB10_SR | HB9_SR | |||
| R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
| Bit | Field | Type | Default | Description |
|---|---|---|---|---|
| 7-4 | Reserved | R/W | 0000b |
Reserved |
| 3 | HB12_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
| 2 | HB11_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
| 1 | HB10_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
| 0 | HB9_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |