ZHCSH64D June 2017 – August 2018 DAC60508 , DAC70508 , DAC80508
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| STATIC PERFORMANCE(1) | ||||||
| Resolution | DAC80508 | 16 | Bits | |||
| DAC70508 | 14 | |||||
| DAC60508 | 12 | |||||
| INL | Integral nonlinearity | DAC80508 | ±0.5 | ±1 | LSB | |
| DAC70508 | ±0.5 | ±1 | ||||
| DAC60508 | ±0.5 | ±1 | ||||
| DNL | Differential nonlinearity | DAC80508. Specified 16-bit monotonic | ±0.5 | ±1 | LSB | |
| DAC70508. Specified 14-bit monotonic | ±0.5 | ±1 | ||||
| DAC60508. Specified 12-bit monotonic | ±0.5 | ±1 | ||||
| TUE | Total unadjusted error | DAC80508. All Gains | ±0.05 | ±0.1 | %FSR | |
| DAC70508 and DAC60508. Gain = 1 and Gain = 2 | ±0.06 | ±0.14 | ||||
| DAC70508 and DAC60508. Gain = ½ | ±0.1 | ±0.2 | ||||
| Offset error | DAC80508. WQFN and BGA packages. All gains. | ±0.75 | ±1.5 | mV | ||
| DAC70508 and DAC60508.
WQFN package: Gain = 1, Gain = 2 and Gain = ½. DSBGA package: Gain = 2 |
±0.75 | ±1.5 | ||||
| DAC70508 and DAC60508.
DSBGA package: Gain = 1 and Gain = ½ |
±0.75 | ±2.5 | ||||
| Zero-code error | DAC code = zero scale | 0.5 | 1.5 | mV | ||
| Full-scale error | DAC80508. All gains | ±0.05 | ±0.1 | % FSR | ||
| DAC70508 and DAC60508. Gain = 1 and Gain = 2 | ±0.075 | ±0.14 | ||||
| DAC70508 and DAC60508. Gain = ½ | ±0.1 | ±0.22 | ||||
| Gain error | DAC80508 | ±0.05 | ±0.1 | % FSR | ||
| DAC70508 and DAC60508 | ±0.05 | ±0.14 | ||||
| Offset error drift | ±1 | µV/°C | ||||
| Zero-code error drift | ±2 | µV/°C | ||||
| Full-scale error drift | ±2 | ppm of FSR/°C | ||||
| Gain error drift | ±1 | ppm of FSR/°C | ||||
| Output voltage drift over time | TA = 25°C, DAC code = midscale, 1600 hours | 20 | ppm of FSR | |||
| OUTPUT CHARACTERISTICS | ||||||
| Voltage range | Gain = 2 (BUFF-GAIN = 1, REF-DIV = 0) | 0 | 2 × VREF | V | ||
| Gain = 1 (BUFF-GAIN = 1, REF-DIV = 1) | 0 | VREF | ||||
| Gain = ½ (BUFF-GAIN = 0, REF-DIV = 1) | 0 | ½ × VREF | ||||
| Output voltage headroom | to GND or VDD (unloaded) | 0.004 | V | |||
| to GND or VDD (-5 mA ≤ IOUT ≤ 5 mA) | 0.15 | |||||
| to GND or VDD (-10 mA ≤ IOUT ≤ 10 mA) | 0.3 | |||||
| to GND or VDD (-20 mA ≤ IOUT ≤ 20 mA) | 0.5 | |||||
| Short circuit current(2) | DAC code = full scale. Output shorted to GND | 30 | mA | |||
| DAC code = zero scale. Output shorted to VDD | 35 | |||||
| Load regulation | DAC code = midscale, -10 mA ≤ IOUT ≤ 10 mA | 85 | µV/mA | |||
| Maximum capacitive load(3) | RLOAD = ∞ | 0 | 2 | nF | ||
| RLOAD = 2 kΩ | 0 | 10 | ||||
| DC output impedance | DAC code = midscale | 0.085 | Ω | |||
| DAC output at GND or VDD | 15 | |||||
| DYNAMIC PERFORMANCE | ||||||
| Output voltage settling time | ¼ to ¾ scale and ¾ to ¼ scale settling time to ±2 LSB, VDD = 5.5 V, VREFIN = 2.5 V, Gain = 2 | 5 | µs | |||
| Slew rate | VDD = 5.5 V, VREFIN = 2.5 V, Gain = 2 | 1.8 | V/µs | |||
| Power-up time | DACx-PWDWN 1 to 0 transition. DAC code = full scale. VDD = 5.5 V, VREFIN = 2.5 V, Gain = 2(4) | 12 | µs | |||
| Power-up glitch magnitude | DAC code = zero scale. VDD = 5.5 V, VREFIN = 2.5 V, Gain = 2. CLOAD = 50 pF | 25 | mV | |||
| Output noise | 0.1 Hz to 10 Hz, DAC code = midscale, VDD = 5.5 V, VREFIN = 2.5 V, Gain = 2 | 14 | µVpp | |||
| Output noise density | 1 kHz, DAC code = midscale, VDD = 5.5 V, VREFIN = 2.5 V, Gain = 2 | 78 | nV/√Hz | |||
| 10 kHz, DAC code = midscale, VDD = 5.5 V, VREFIN = 2.5 V, Gain = 2 | 74 | |||||
| 1 kHz, DAC code = full scale, VDD = 5.5 V, VREFIN = 2.5 V, Gain = 1 | 55 | |||||
| 10 kHz, DAC code = full scale, VDD = 5.5 V, VREFIN = 2.5 V, Gain = 1 | 50 | |||||
| AC PSRR | DAC code = midscale, frequency = 60 Hz, amplitude = 200 mVPP superimposed on VDD | 85 | dB | |||
| DC PSRR | DAC code = midscale, VDD = 5 V ± 10% | 10 | µV/V | |||
| Code change glitch impulse | 1 LSB change around major carrier | 4 | nV-s | |||
| Channel to Channel AC crosstalk | DAC code = midscale. Code 32 to full-scale swing on adjacent channel | 0.2 | nV-s | |||
| Channel to Channel DC crosstalk | DAC80508. Measured channel at midscale. Adjacent channel at full scale | 5 | µV | |||
| DAC70508 and DAC60508. Measured channel at midscale. Adjacent channel at full scale | 10 | |||||
| DAC80508. Measured channel at midscale. All other channels at full scale | 10 | |||||
| DAC70508 and DAC60508. Measured channel at midscale. All other channels at full scale | 80 | |||||
| Digital feedthrough | DAC code = midscale. fSCLK = 1 MHz, SDO disabled | 0.1 | nV-s | |||
| EXTERNAL REFERENCE INPUT | ||||||
| Reference input current | VREFIN = 2.5 V | 25 | µA | |||
| Reference input impedance | 100 | kΩ | ||||
| Reference input capacitance | 5 | pF | ||||
| INTERNAL REFERENCE | ||||||
| Reference output voltage, VREFOUT | TA = 25°C | 2.495 | 2.5 | 2.505 | V | |
| Reference output drift | DAC80508 | 2 | 5 | ppm/°C | ||
| DAC70508 and DAC60508 | 5 | 8 | ||||
| Reference output impedance | 0.1 | Ω | ||||
| Reference output noise | 0.1 Hz to 10 Hz | 15 | µVpp | |||
| Reference output noise density | 10 kHz, REFLOAD = 10 nF | 130 | nV/√Hz | |||
| Reference load current | ±5 | mA | ||||
| Reference load regulation | Source and sink | 100 | µV/mA | |||
| Reference line regulation | 20 | µV/V | ||||
| Reference output drift over time | TA = 25°C, 1600 hours | 4.8 | ppm | |||
| Reference thermal hysteresis | DAC80508. First cycle | 50 | ppm | |||
| DAC70508 and DAC60508. First cycle | 190 | |||||
| Additional cycle | 18 | |||||
| DIGITAL INPUTS | ||||||
| VIH | High-level input voltage | 0.7 × VIO | V | |||
| VIL | Low-level input voltage | 0.3 × VIO | V | |||
| Input current | ±2 | µA | ||||
| Input pin capacitance | 2 | pF | ||||
| DIGITAL OUTPUTS: SDO/ALARM | ||||||
| VOH | High-level output voltage | ILOAD = 0.2 mA | VIO – 0.4 | V | ||
| VOL | Low-level output voltage | ILOAD = -0.2 mA | 0.4 | V | ||
| Output pin capacitance | 4 | pF | ||||
| POWER SUPPLY REQUIREMENTS | ||||||
| IDD | VDD supply current | Active mode. Internal reference enabled. Gain = 1. DAC code = full scale. Outputs unloaded. SPI static | 5 | 6 | mA | |
| Active mode. Internal reference disabled. Gain = 1. DAC code = full scale. Outputs unloaded. SPI static | 4.5 | 5.5 | ||||
| Power-down | 15 | µA | ||||
| IIO | VIO supply current | 2 | 3 | µA | ||