ZHCSDG0 March   2015 CSD17578Q5A

PRODUCTION DATA.  

  1. 1特性
  2. 2应用范围
  3. 3说明
  4. 4修订历史记录
  5. 5Specifications
    1. 5.1 Electrical Characteristics
    2. 5.2 Thermal Information
    3. 5.3 Typical MOSFET Characteristics
  6. 6器件和文档支持
    1. 6.1 商标
    2. 6.2 静电放电警告
    3. 6.3 术语表
  7. 7机械封装和可订购信息
    1. 7.1 Q5A 封装尺寸
    2. 7.2 建议印刷电路板 (PCB) 布局
    3. 7.3 建议模板开口
    4. 7.4 Q5A 卷带信息

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

5 Specifications

5.1 Electrical Characteristics

(TA = 25°C unless otherwise stated)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
STATIC CHARACTERISTICS
BVDSS Drain-to-Source Voltage VGS = 0 V, ID = 250 μA 30 V
IDSS Drain-to-Source Leakage Current VGS = 0 V, VDS = 24 V 1 μA
IGSS Gate-to-Source Leakage Current VDS = 0 V, VGS = 20 V 100 nA
VGS(th) Gate-to-Source Threshold Voltage VDS = VGS, ID = 250 μA 1.1 1.5 1.9 V
RDS(on) Drain-to-Source On-Resistance VGS = 4.5 V, ID = 10 A 7.9 9.3
VGS = 10 V, ID = 10 A 5.9 6.9
gƒs Transconductance VDS = 3 V, ID = 10 A 44 S
DYNAMIC CHARACTERISTICS
Ciss Input Capacitance VGS = 0 V, VDS = 15 V, ƒ = 1 MHz 1170 1510 pF
Coss Output Capacitance 136 177 pF
Crss Reverse Transfer Capacitance 58 75 pF
RG Series Gate Resistance 1.8 3.6 Ω
Qg Gate Charge Total (4.5 V) VDS = 15 V, ID = 10 A 7.9 10.3 nC
Qg Gate Charge Total (10 V) 17.2 22.3 nC
Qgd Gate Charge Gate-to-Drain 2.0 nC
Qgs Gate Charge Gate-to-Source 3.1 nC
Qg(th) Gate Charge at Vth 1.7 nC
Qoss Output Charge VDS = 15 V, VGS = 0 V 4.2 nC
td(on) Turn On Delay Time VDS = 15 V, VGS = 10 V,
IDS = 10 A, RG = 0 Ω
4 ns
tr Rise Time 22 ns
td(off) Turn Off Delay Time 17 ns
tƒ Fall Time 2 ns
DIODE CHARACTERISTICS
VSD Diode Forward Voltage ISD = 10 A, VGS = 0 V 0.8 1.0 V
Qrr Reverse Recovery Charge VDS= 15 V, IF = 10 A,
di/dt = 300 A/μs
6.5 nC
trr Reverse Recovery Time 6.8 ns

5.2 Thermal Information

(TA = 25°C unless otherwise stated)
THERMAL METRIC MIN TYP MAX UNIT
RθJC Junction-to-Case Thermal Resistance (1) 3.8 °C/W
RθJA Junction-to-Ambient Thermal Resistance(1)(2) 50
(1) RθJC is determined with the device mounted on a 1 inch2 (6.45 cm2), 2 oz. (0.071 mm thick) Cu pad on a 1.5 inch × 1.5 inch (3.81 cm × 3.81 cm), 0.06 inch (1.52 mm) thick FR4 PCB. RθJC is specified by design, whereas RθJA is determined by the user’s board design.
(2) Device mounted on FR4 material with 1 inch2 (6.45 cm2), 2 oz. (0.071 mm thick) Cu.
CSD17578Q5A M0137-01_LPS198.gif
Max RθJA = 50°C/W when mounted on 1 inch2 (6.45 cm2) of
2 oz. (0.071 mm thick) Cu.
CSD17578Q5A M0137-02_LPS198.gif
Max RθJA = 140°C/W when mounted on a minimum pad area of
2 oz. (0.071 mm thick) Cu.

5.3 Typical MOSFET Characteristics

(TA = 25°C unless otherwise stated)
CSD17578Q5A D001_SLPS526_r2.png
Figure 1. Transient Thermal Impedance
CSD17578Q5A D002_SLPS526.gif
Figure 2. Saturation Characteristics
CSD17578Q5A D004_SLPS526.gif
ID = 10 A VDS = 15 V
Figure 4. Gate Charge
CSD17578Q5A D006_SLPS526.gif
ID = 250 µA
Figure 6. Threshold Voltage vs Temperature
CSD17578Q5A D008_SLPS526.gif
ID = 10 A
Figure 8. Normalized On-State Resistance vs Temperature
CSD17578Q5A D010_SLPS526_r3.gif
Single Pulse, Max RθJC = 3.8°C/W
Figure 10. Maximum Safe Operating Area
CSD17578Q5A D012_SLPS526.gif
Figure 12. Maximum Drain Current vs Temperature
CSD17578Q5A D003_SLPS526.gif
VDS = 5 V
Figure 3. Transfer Characteristics
CSD17578Q5A D005_SLPS526.gif
Figure 5. Capacitance
CSD17578Q5A D007_SLPS526.gif
Figure 7. On-State Resistance vs Gate-to-Source Voltage
CSD17578Q5A D009_SLPS526.gif
Figure 9. Typical Diode Forward Voltage
CSD17578Q5A D011_SLPS526.gif
Figure 11. Single Pulse Unclamped Inductive Switching