ZHCSFE1B June 2016 – August 2017 ADS8920B , ADS8922B , ADS8924B
PRODUCTION DATA.
| MIN | TYP | MAX | UNIT | TIMING DIAGRAM | |||
|---|---|---|---|---|---|---|---|
| CONVERSION CYCLE | |||||||
| fcycle | Sampling frequency | ADS8920B | 1000 | kHz | Figure 1 | ||
| ADS8922B | 500 | ||||||
| ADS8924B | 250 | ||||||
| tcycle | ADC cycle-time period | ADS8920B | 1 | µs | |||
| ADS8922B | 2 | ||||||
| ADS8924B | 4 | ||||||
| twh_CONVST | Pulse duration: CONVST high | 30 | ns | ||||
| twl_CONVST | Pulse duration: CONVST low | 30 | ns | ||||
| tacq | Acquisition time | 300 | ns | ||||
| tqt_acq | Quiet acquisition time | 30 | ns | Figure 46, see Data Transfer Protocols | |||
| td_cnvcap | Quiet aperture time | 20 | ns | ||||
| ASYNCHRONOUS RESET, AND LOW POWER MODES | |||||||
| twl_RST | Pulse duration: RST low | 100 | ns | Figure 2 | |||
| SPI-COMPATIBLE SERIAL INTERFACE | |||||||
| fCLK | Serial clock frequency | 2.35 V ≤ DVDD ≤ 5.5 V, TA = –40°C to +125°C, VIH > 0.7 DVDD, VIL < 0.3 DVDD |
70 | MHz | Figure 3 | ||
| 1.65 V ≤ DVDD < 2.35 V, TA = –40°C to +125°C, VIH > 0.8 DVDD, VIL < 0.2 DVDD |
20 | ||||||
| 1.65 V ≤ DVDD < 2.35 V, TA = 0°C to +60°C, VIH > 0.8 DVDD, VIL < 0.2 DVDD |
57 | ||||||
| 1.65 V ≤ DVDD < 2.35 V, TA = –40°C to +125°C, VIH > 0.9 DVDD, VIL < 0.1 DVDD |
68 | ||||||
| tCLK | Serial clock time period | 1/fCLK | ns | Figure 3 | |||
| tph_CK | SCLK high time | 0.45 | 0.55 | tCLK | Figure 3 | ||
| tpl_CK | SCLK low time | 0.45 | 0.55 | tCLK | |||
| tsu_CSCK | Setup time: CS falling to the first SCLK capture edge | 12 | ns | ||||
| tsu_CKDI | Setup time: SDI data valid to the SCLK capture edge | 1.5 | ns | ||||
| tht_CKDI | Hold time: SCLK capture edge to (previous) data valid on SDI | 1 | ns | ||||
| tht_CKCS | Delay time: last SCLK falling to CS rising | 7 | ns | ||||
| SOURCE-SYNCHRONOUS SERIAL INTERFACE (External Clock)(1) | |||||||
| fCLK | Serial clock frequency | SDR (DATA_RATE = 0b), 2.35 V ≤ DVDD ≤ 5.5 V |
70 | MHz | Figure 4, see Data Transfer Protocols | ||
| DDR (DATA_RATE = 1b), 2.35 V ≤ DVDD ≤ 5.5 V |
35 | ||||||
| tCLK | Serial clock time period | 1/fCLK | ns | ||||