ZHCS114E march 2011 – february 2023 ADS4222 , ADS4225 , ADS4226 , ADS4242 , ADS4245 , ADS4246
PRODUCTION DATA
| PARAMETER | CONDITIONS | MIN | TYP(1) | MAX | UNIT | |
|---|---|---|---|---|---|---|
| t1 | Power-on delay | Delay from AVDD and DRVDD power-up to active RESET pulse | 1 | ms | ||
| t2 | Reset pulse width | Active RESET signal pulse width | 10 | ns | ||
| 1 | µs | |||||
| t3 | Register write delay | Delay from RESET disable to SEN active | 100 | ns | ||
| SAMPLING FREQUENCY (MSPS) | SETUP TIME (ns) | HOLD TIME (ns) | tPDI, CLOCK PROPAGATION DELAY (ns) |
||||||
|---|---|---|---|---|---|---|---|---|---|
| MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | |
| 65 | 5.9 | 6.6 | 0.35 | 0.6 | 5 | 6.1 | 7.5 | ||
| 80 | 4.5 | 5.2 | 0.35 | 0.6 | 5 | 6.1 | 7.5 | ||
| 105 | 3.1 | 3.6 | 0.35 | 0.6 | 5 | 6.1 | 7.5 | ||
| 125 | 2.3 | 2.9 | 0.35 | 0.6 | 5 | 6.1 | 7.5 | ||
| 150 | 1.7 | 2.2 | 0.35 | 0.6 | 5 | 6.1 | 7.5 | ||
| SAMPLING FREQUENCY (MSPS) | TIMINGS SPECIFIED WITH RESPECT TO CLKOUT | ||||||||
|---|---|---|---|---|---|---|---|---|---|
| SETUP TIME (ns) | HOLD TIME (ns) | tPDI, CLOCK PROPAGATION DELAY (ns) |
|||||||
| MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | |
| 65 | 6.1 | 7.2 | 6.7 | 7.1 | 4.5 | 6.4 | 8.5 | ||
| 80 | 4.7 | 5.8 | 5.3 | 5.8 | 4.5 | 6.4 | 8.5 | ||
| 105 | 3.4 | 4.3 | 3.8 | 4.3 | 4.5 | 6.4 | 8.5 | ||
| 125 | 2.7 | 3.6 | 3.1 | 3.6 | 4.5 | 6.4 | 8.5 | ||
| 150 | 1.9 | 2.8 | 2.5 | 2.9 | 4.5 | 6.4 | 8.5 | ||
| PARAMETER(1)(2) | DESCRIPTION |
|---|---|
| High-performance mode | Set the HIGH PERF MODE
register bit to obtain best performance across sample clock and
input signal frequencies. See Figure 7-5. Register address = 03h, data = 03h |
| High-frequency mode | Set the HIGH FREQ MODE CH
A and HIGH FREQ MODE CH B register bits for high input signal
frequencies greater than 200 MHz. See Figure 7-5. Register address = 4Ah, data = 01h Register address = 58h, data = 01h |
Figure 7-3 ADS4246/45/42 LVDS Interface Timing Diagram
Figure 7-4 ADS4226/25/22 LVDS Interface Timing Diagram