ZHCSK67B June 2017 – August 2019 ADS1287
PRODUCTION DATA.
| PIN | FUNCTION | DESCRIPTION | |
|---|---|---|---|
| NO. | NAME | ||
| 1 | DRDY | Digital output | Data ready, active low |
| 2 | DOUT | Digital output | Serial data output |
| 3 | DIN | Digital input | Serial data input |
| 4 | CS | Digital input | Serial interface select, active low |
| 5 | SYNC | Digital input | Synchronize, active high |
| 6 | NC | — | No connection |
| 7 | DGND | Ground | Digital ground |
| 8 | CAPN | Analog output | PGA negative output; connect a 10-nF C0G capacitor from CAPP to CAPN |
| 9 | CAPP | Analog output | PGA positive output; connect a 10-nF C0G capacitor from CAPP to CAPN |
| 10 | NC | — | No connection |
| 11 | NC | — | No connection |
| 12 | AINP | Analog input | Positive analog input |
| 13 | AINN | Analog input | Negative analog input |
| 14 | AVDD | Analog | Positive analog power supply |
| 15 | AVSS | Analog | Negative analog power supply |
| 16 | REFN | Analog input | Negative reference input |
| 17 | REFP | Analog input | Positive reference input |
| 18 | PWDN | Digital input | Power-down, active low |
| 19 | RESET | Digital input | Reset, active low |
| 20 | DVDD | Digital | Digital power supply |
| 21 | DGND | Ground | Digital ground (tie to digital ground plane) |
| 22 | BYPAS | Analog output | Sub-regulator bypass; connect a 1-µF capacitor to DGND |
| 23 | CLK | Digital input | Master clock input (1.024 MHz) |
| 24 | SCLK | Digital input | Serial interface clock input |
| Thermal pad | — | Electrically float the thermal pad. The thermal pad must be soldered to the PCB for optimum mechanical strength. PCB layout vias are optional. | |