ZHCSK66C January 2014 – August 2019 ADS1283
PRODUCTION DATA.
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| POWER SUPPLY | |||||
| AVSS | Negative analog supply (relative to DGND) | –2.6 | 0 | V | |
| AVDD | Positive analog supply (relative to AVSS) | AVSS + 4.75 | AVSS + 5.25 | V | |
| DVDD | Digital supply (relative to DGND) | 1.65 | 3.6 | V | |
| ANALOG INPUTS | |||||
| FSR | Full-scale input voltage range (VIN = AINP – AINN) | ±VREF / (2 × PGA) | V | ||
| Calibration margin(1) | 106 | %FSR | |||
| AINP or AINN | Absolute input voltage range | AVSS + 0.7 | AVDD – 1.25 | V | |
| VOLTAGE REFERENCE INPUTS | |||||
| Reference input voltage (VREF = VREFP – VREFN) | 1 | 5 | (AVDD – AVSS) + 0.2 | V | |
| VREFN | Negative reference input | AVSS – 0.1 | VREFP – 1 | V | |
| VREFP | Positive reference input | VREFN + 1 | AVDD + 0.1 | V | |
| DIGITAL INPUTS | |||||
| VIH | High-level input voltage | 0.8 × DVDD | DVDD | V | |
| VIL | Low-level input voltage | DGND | 0.2 × DVDD | V | |
| fCLK | Clock input | 1 | 4.096 | MHz | |
| fSCLK | Serial clock rate | fCLK / 2 | MHz | ||
| TEMPERATURE | |||||
| Specified temperature | –40 | 85 | °C | ||