ZHCSK66C January 2014 – August 2019 ADS1283
PRODUCTION DATA.
| PIN | I/O | DESCRIPTION | |
|---|---|---|---|
| NAME | NO. | ||
| AINN1 | 13 | Analog input | Negative analog input 1 |
| AINN2 | 11 | Analog input | Negative analog input 2 |
| AINP1 | 12 | Analog input | Positive analog input 1 |
| AINP2 | 10 | Analog input | Positive analog input 2 |
| AVDD | 14 | Analog supply | Positive analog power supply |
| AVSS | 15 | Analog supply | Negative analog power supply |
| BYPAS | 22 | Analog | 1.8-V sub-regulator output: connect 1-μF capacitor to DGND |
| CAPN | 8 | Analog | PGA output: connect 10-nF capacitor from CAPP to CAPN |
| CAPP | 9 | Analog | PGA output: connect 10-nF capacitor from CAPP to CAPN |
| CLK | 23 | Digital input | Master clock input (4.096 MHz) |
| CS | 4 | Digital input | Serial interface chip select, active low |
| DGND | 7 | Ground | Digital ground (tie to digital ground plane) |
| DGND | 21 | Ground | Digital ground (tie to digital ground plane) |
| DIN | 3 | Digital input | Serial interface data input |
| DOUT | 2 | Digital output | Serial Interface data output |
| DRDY | 1 | Digital output | Data ready output: active low |
| DVDD | 20 | Digital supply | Digital power supply: 1.65 V to 3.6 V |
| MFLAG | 6 | Digital output | Modulator overrange flag: 0 = normal, 1 = modulator overrange |
| PWDN | 18 | Digital input | Power-down input, active low |
| RESET | 19 | Digital input | Reset input, active low |
| SCLK | 24 | Digital input | Serial interface shift clock input |
| SYNC | 5 | Digital input | Synchronize input, rising edge active |
| VREFN | 16 | Analog input | Negative reference input |
| VREFP | 17 | Analog input | Positive reference input |
| Thermal pad | Do not electrically connect the thermal pad. The thermal pad must be soldered to PCB. Thermal pad vias are optional and can be removed. | ||