ZHCSEN2A November   2015  – February  2016 TPD4E02B04

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
  4. 修订历史记录
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  IEC 61000-4-2 ESD Protection
      2. 7.3.2  IEC 61000-4-4 EFT Protection
      3. 7.3.3  IEC 61000-4-5 Surge Protection
      4. 7.3.4  IO Capacitance
      5. 7.3.5  DC Breakdown Voltage
      6. 7.3.6  Ultra Low Leakage Current
      7. 7.3.7  Low ESD Clamping Voltage
      8. 7.3.8  Supports High Speed Interfaces
      9. 7.3.9  Industrial Temperature Range
      10. 7.3.10 Easy Flow-Through Routing Package
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Signal Range
        2. 8.2.2.2 Operating Frequency
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Examples
  11. 11器件和文档支持
    1. 11.1 文档支持
      1. 11.1.1 相关文档 
    2. 11.2 社区资源
    3. 11.3 商标
    4. 11.4 静电放电警告
    5. 11.5 Glossary
  12. 12机械、封装和可订购信息

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

6 Specifications

6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)
MIN MAX UNIT
Electrical Fast Transient IEC 61000-4-5 (5/50 ns) 80 A
Peak Pulse IEC 61000-4-5 Power (tp - 8/20 µs) 17 W
IEC 61000-4-5 Current (tp - 8/20 µs) 2 A
TA Operating free-air temperature –40 125 °C
Tstg Storage temperature –65 155 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

VALUE UNIT
V(ESD) Electrostatic discharge Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) ±2500 V
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) ±1000
IEC 61000-4-2 contact discharge ±12000
IEC 61000-4-2 air-gap discharge ±15000
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)
MIN MAX UNIT
VIO Input pin voltage –3.6 3.6 V
TA Operating free-air temperature –40 125 °C

6.4 Thermal Information

THERMAL METRIC(1) TPD4E02B04 UNIT
DQA (USON)
10 PINS
RθJA Junction-to-ambient thermal resistance 348.7 °C/W
RθJC(top) Junction-to-case (top) thermal resistance 214.1 °C/W
RθJB Junction-to-board thermal resistance 270.7 °C/W
ψJT Junction-to-top characterization parameter 81.7 °C/W
ψJB Junction-to-board characterization parameter 270.7 °C/W
RθJC(bot) Junction-to-case (bottom) thermal resistance N/A °C/W
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
VRWM Reverse stand-off voltage IIO < 10 nA -3.6 3.6 V
VBRF Breakdown Voltage, any IO pin to GND(1) IIO = 1 mA, TA = 25°C 5.5 6.4 7.5 V
VBRR Breakdown Voltage, GND to any IO pin(1) IIO = 1 mA, TA = 25°C -5.5 -6.4 -7.5 V
VHOLD Holding voltage(2) IIO = 1 mA 5.8 V
VCLAMP Clamping voltage IPP = 1 A, TLP, from IO to GND 6.6 V
IPP = 5 A, TLP, from IO to GND 8.8
IPP = 1 A, TLP, from GND to IO 6.6
IPP = 5A, TLP, from GND to IO 8.8
ILEAK Leakage current, any IO to GND VIO = ±2.5 V 10 nA
RDYN Dynamic Resistance IO to GND 0.47 Ω
GND to IO 0.47
CL Line Capacitance VIO = 0 V, f = 1 MHz, IO to GND, TA = 25°C 0.27 0.37 pF
ΔCL Variation of Line Capacitance Delta of capacitance between any two IO pins, VIO = 0 V, f = 1 MHz, TA = 25°C, GND = 0 V 0.01 0.07 pF
CCROSS Channel to Channel Capacitance Capacitance from one IO to another, VIO = 0 V, f = 1 MHz, GND = 0 V 0.13 pF
(1) VBRF and VBRR are defined as the voltage when 1mA is applied in the positive-going direction, before the device latches into the snapback state
(2) VHOLD is defined as the voltage when 1mA is applied in the negative-going direction, after the device has successfully latched into the snapback state

6.6 Typical Characteristics

TPD4E02B04 C001_SLVSD85.png
A.
Figure 1. Positive TLP Curve
TPD4E02B04 D004_SLVSD85.gif Figure 3. Surge Curve (tp = 8/20µs), any IO pin to GND
TPD4E02B04 D006_SLVSD85.gif Figure 5. –8-kV IEC Waveform
TPD4E02B04 D008_SLVSD85.gif Figure 7. Capacitance vs. Ambient Temperature
TPD4E02B04 D010_SLVSD85.gif Figure 9. DC Voltage Sweep I-V Curve
TPD4E02B04 D012_SLVSD85.gif Figure 11. 8-kV IEC Waveform through 2m HDMI Cable
TPD4E02B04 5gbps_bare_board.png Figure 13. USB3.0 Eye Diagram (Bare Board)
TPD4E02B04 10gbps_bare_board.png Figure 15. USB3.1 Gen 2 Eye Diagram (Bare Board)
TPD4E02B04 6gbps_bare_board.png Figure 17. HDMI2.0 6Gbps TP2 Eye Diagram (Bare Board)
TPD4E02B04 D014_SLVSD85.gif Figure 19. Differential Insertion Loss
TPD4E02B04 C002_SLVSD85.png
A.
Figure 2. Negative TLP Curve
TPD4E02B04 D005_SLVSD85.gif Figure 4. 8-kV IEC Waveform
TPD4E02B04 D007_SLVSD85.gif Figure 6. Capacitance vs. Bias Voltage
TPD4E02B04 D009_SLVSD85.gif Figure 8. Leakage Current vs. Temperature
TPD4E02B04 D011_SLVSD85.gif Figure 10. Capacitance vs. Frequency
TPD4E02B04 D013_SLVSD85.gif Figure 12. –8-kV IEC Waveform through 2m HDMI Cable
TPD4E02B04 5gbps_populated.png Figure 14. USB3.0 Eye Diagram (with TPD4E02B04)
TPD4E02B04 10gbps_populated.png Figure 16. USB3.1 Gen 2 Eye Diagram (with TPD4E02B04)
TPD4E02B04 6gbps_populated.png Figure 18. HDMI2.0 6Gbps TP2 Eye Diagram (with TPD4E02B04)