ZHCSCZ6C December   2013  – July 2021 LMK00338

PRODUCTION DATA  

  1. 特性
  2. 应用
  3. 说明
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Parameter Measurement Information
    1. 7.1 Differential Voltage Measurement Terminology
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Crystal Power Dissipation vs. RLIM
      2. 8.3.2 Clock Inputs
      3. 8.3.3 Clock Outputs
        1. 8.3.3.1 Reference Output
    4. 8.4 Device Functional Modes
      1. 8.4.1 VCC and VCCO Power Supplies
  9. Power Supply Recommendations
    1. 9.1 Current Consumption and Power Dissipation Calculations
      1. 9.1.1 Power Dissipation Example: Worst-Case Dissipation
    2. 9.2 Power Supply Bypassing
      1. 9.2.1 Power Supply Ripple Rejection
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
    3. 10.3 Thermal Management
  11. 11Device and Documentation Support
    1. 11.1 Documentation Support
      1. 11.1.1 Related Documentation
    2. 11.2 接收文档更新通知
    3. 11.3 支持资源
    4. 11.4 Trademarks
    5. 11.5 静电放电警告
    6. 11.6 术语表

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Pin Configuration and Functions

GUID-CB891296-6784-491F-A27B-6C5B344B3796-low.gif Figure 5-1 RTA Package40-Pin WQFNTop View
Table 5-1 Pin Functions(3)
PIN TYPE DESCRIPTION
NAME NO.
DAP DAP GND Die Attach Pad. Connect to the PCB ground plane for heat dissipation.
CLKin0 16 I Universal clock input 0 (differential/single-ended)
CLKin0* 17 I Universal clock input 0 (differential/single-ended)
CLKin1 34 I Universal clock input 1 (differential/single-ended)
CLKin1* 33 I Universal clock input 1 (differential/single-ended)
CLKoutA_EN 11 I Bank A low active output buffer enable(2)
CLKoutA0 1 O Differential clock output A0.
CLKoutA0* 2 O Differential clock output A0.
CLKoutA1 4 O Differential clock output A1.
CLKoutA1* 5 O Differential clock output A1.
CLKoutA2 7 O Differential clock output A2.
CLKoutA2* 8 O Differential clock output A2.
CLKoutA3 9 O Differential clock output A3.
CLKoutA3* 10 O Differential clock output A3.
CLKoutB_EN 19 I Bank B low active output buffer enable(2)
CLKoutB1 27 O Differential clock output B1.
CLKoutB1* 26 O Differential clock output B1.
CLKoutB0 30 O Differential clock output B0.
CLKoutB0* 29 O Differential clock output B0.
CLKoutB2 24 O Differential clock output B2.
CLKoutB2* 23 O Differential clock output B2.
CLKoutB3 22 O Differential clock output B3.
CLKoutB3* 21 O Differential clock output B3.
CLKin_SEL0 15 I Clock input selection pins (2)
CLKin_SEL1 18 I Clock input selection pins (2)
GND 20, 31, 40 GND Ground
OSCin 13 I Input for crystal. Can also be driven by a XO, TCXO, or other external single-ended clock.
OSCout 14 O Output for crystal. Leave OSCout floating if OSCin is driven by a single-ended clock.
REFout 36 O LVCMOS reference output. Enable output by pulling REFout_EN pin high.
REFout_EN 38 I REFout enable input. Enable signal is internally synchronized to selected clock input.(2)
VCC 12, 32, 35, 39 PWR Power supply for Core and Input buffer blocks. The VCC supply operates from 3.3 V. Bypass with a 0.1-µF low-ESR capacitor placed very close to each VCC pin.
VCCOA 3, 6 PWR Power supply for Bank A Output buffers. VCCOA can operate from 3.3 V or 2.5 V. The VCCOA pins are internally tied together. Bypass with a 0.1-µF low-ESR capacitor placed very close to each VCCO pin. (1)
VCCOB 25, 28 PWR Power supply for Bank B Output buffers. VCCOB can operate from 3.3 V or 2.5 V. The VCCOB pins are internally tied together. Bypass with a 0.1-µF low-ESR capacitor placed very close to each VCCO pin. (1)
VCCOC 37 PWR Power supply for REFout Output buffer. VCCOC can operate from 3.3 V or 2.5 V. Bypass with a 0.1-µF low-ESR capacitor placed very close to each VCCO pin.(1)
The output supply voltages/pins (VCCOA, VCCOB, and VCCOC) is referred to generally as VCCO when no distinction is needed, or when the output supply can be inferred by the output bank/type.
CMOS control input with internal pull-down resistor.
Any unused output pins should be left floating with minimum copper length (see note in Section 8.3.3), or properly terminated if connected to a transmission line, or disabled/Hi-Z if possible. See Section 8.3.3 for output configuration or Section 9.2.2.1 output interface and termination techniques.