ZHCSFP6A November   2016  – January 2017 CDCLVP111-SP

PRODUCTION DATA.  

  1. 特性
  2. 应用范围
  3. 说明
  4. 修订历史记录
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 LVECL DC Electrical Characteristics
    6. 6.6 LVPECL DC Electrical Characteristics
    7. 6.7 AC Electrical Characteristics
    8. 6.8 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Fanout Buffer for Line Card Application
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
          1. 8.2.1.2.1 LVPECL Output Termination
          2. 8.2.1.2.2 Input Termination
        3. 8.2.1.3 Application Curves
  9. Power Supply Recommendations
    1. 9.1 Power-Supply Filtering
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11器件和文档支持
    1. 11.1 接收文档更新通知
    2. 11.2 社区资源
    3. 11.3 商标
    4. 11.4 静电放电警告
    5. 11.5 Glossary
  12. 12机械、封装和可订购信息

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

Application Information

The CDCLVP111-SP is a low-additive jitter LVPECL fanout buffer that can generate 5 copies of 2 selectable LVDS, CML or SSTL inputs. The CDCLVP111-SP can accept reference clock frequencies up to 3.5 GHz while providing low-output skew.

Typical Application

Fanout Buffer for Line Card Application

CDCLVP111-SP test_bd_scas946.png Figure 5. CDCLVP111-SP Block Diagram

Design Requirements

The CDCLVP111-SP shown in Figure 5 is configured to be able to select 2 inputs, a 156.25-MHz LVPECL clock from the backplane, or a secondary 156.25-MHz LVCMOS 2.5-V oscillator. Either signal can be then fanned out to desired devices, as shown.

The configuration example is driving 4 LVPECL receivers in a line card application with the following properties:

  • The PHY device has internal AC coupling and appropriate termination and biasing. The CDCLVP111-SP will need to be provided with 86-Ω emitter resistors near the driver for proper operation.
  • The ASIC is capable of DC coupling with a 2.5-V LVPECL driver such as the CDCLVP111-SP. This ASIC features internal termination so no additional components are needed.
  • The FPGA requires external AC coupling but has internal termination. Again, 86-Ω emitter resistors are placed near the CDCLVP111-SP and a 0.1-uF are placed to provide AC coupling. Similarly, the CPU is internally terminated and requires external AC coupling capacitors.

Detailed Design Procedure

Unused outputs can be left floating.

In this example, the PHY, ASIC, and FPGA/CPU require different schemes. Power-supply filtering and bypassing is critical for low-noise applications.

See Figure 16 for recommended filtering techniques.

LVPECL Output Termination

Refer to Figure 6 for output termination schemes depending on the receiver application.

CDCLVP111-SP ai_lvpecl_dc_ac_out_25_scas946.gif Figure 6. LVPECL Output DC and AC Termination for VCC = 2.5 V
CDCLVP111-SP ai_lvpecl_dc_ac_out_33_scas946.gif Figure 7. LVPECL Output DC and AC Termination for VCC = 3.3 V

Input Termination

The CDCLVP111-SP inputs can be interfaced with LVPECL, LVDS, or LVCMOS drivers. Figure 8 illustrates how to DC couple an LVCMOS input to the CDCLVP111-SP. The series resistance (RS) should be placed close to the LVCMOS driver; the value is calculated as the difference between the transmission line impedance and the driver output impedance.

Refer to Figure 8 for proper input terminations, dependent on single ended or differential inputs.

CDCLVP111-SP ai_dc_lvcmos_in_scas946.gif Figure 8. DC-Coupled LVCMOS Input to CDCLVP111-SP

Figure 9 shows how to DC couple LVDS inputs to the CDCLVP111-SP. Figure 10 and Figure 11 describe the method of DC coupling LVPECL inputs to the CDCLVP111-SP for VCC = 2.5 V and VCC = 3.3 V, respectively.

CDCLVP111-SP ai_dc_lvds_in_scas946.gif Figure 9. DC-Coupled LVDS Inputs to CDCLVP111-SP
CDCLVP111-SP ai_dc_lvpecl_in_25v_scas946.gif Figure 10. DC-Coupled LVPECL Inputs to CDCLVP111-SP (VCC = 2.5 V)
CDCLVP111-SP ai_dc_lvpecl_in_33v_scas946.gif Figure 11. DC-Coupled LVPECL Inputs to CDCLVP111-SP (VCC = 3.3 V)

Figure 12 and Figure 13 show the technique of AC coupling differential inputs to the CDCLVP111-SP for VCC = 2.5 V and VCC = 3.3 V, respectively. TI recommends to place all resistive components close to either the driver end or the receiver end. If the supply voltages of the driver and receiver are different, AC coupling is required.

CDCLVP111-SP ai_ac_diff_in_25v_scas946.gif Figure 12. AC-Coupled Differential Inputs to CDCLVP111-SP (VCC = 2.5 V)
CDCLVP111-SP ai_ac_diff_in_33v_scas946.gif Figure 13. AC-Coupled Differential Inputs to CDCLVP111-SP (VCC = 3.3 V)

Application Curves

The CDCLVP111-SP low-additive noise can be shown in this line card application. The low-noise, 110.22-MHz signal with 47-fs RMS jitter drives the CDCLVP111-SP, resulting in 192-fs RMS when integrated from 10 kHz to 20 MHz. The resultant-additive jitter is a low 186-fs RMS for this configuration.

CDCLVP111-SP ac01_reference_phase_noise_47fs_rms_scas946.png
Reference signal is low noise signal generator
Figure 14. CDCLVP111-SP Reference Phase Noise
47-fs RMS
(10 kHz to 20 MHz)
CDCLVP111-SP ac02_output_phase_noise_192fs_rms_scas946.png
Figure 15. CDCLVP111-SP Output Phase Noise
192-fs RMS
(10 kHz to 20 MHz)