ZHCSPG5 December 2021 DAC11001B
PRODUCTION DATA
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| Read/Write | Address | RESERVED | |||||||||||||
| W | W | W-00h | |||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RCLTMP | RSVD | SRST | SCLR | RSVD | RESERVED | |||||||||
| W-00h | R/W-0h | W-0h | R/W-0h | R/W-0h | W-0h | W-0h | |||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | Read/Write | W | N/A | Read when set to 1 or write when set to 0 |
| 30-24 | Address | W | N/A | 04h |
| 23-9 | RESERVED | W | 0000h | These bits are reserved. |
| 8 | RCLTMP | R/W | 0h | Trigger temperature recalibration DAC Codes 0: No temperature recalibration (default) 1: DAC codes recalibrated, ALARM pin pulled low (if ENALMP = 1) and ALM bit (address 05) set to 1 when calibration complete. Subsequent DAC codes use the latest calibrated coefficients. |
| 7 | RESERVED | W | 0h | This bit is reserved. |
| 6 | SRST | R/W | 0h | Software reset 0: No software reset (default) 1: Software reset initiated, device in default state |
| 5 | SCLR | R/W | 0h | Software clear 0: No software clear (default) 1: Software clear initiated, DAC registers in clear mode, DAC code set by clear select register (address 03h). DAC output clears on 32nd SCLK falling (DSDO = 1) or SYNC rising edge (DSDO = 0) |
| 4 | RESERVED | W | 0h | This bit is reserved. |
| 3-0 | RESERVED | W | 0h | These bits are reserved. |