See (2)
|
MIN |
MAX |
UNIT |
| SUPPLY VOLTAGE(1) |
| VREF |
LVCMOS logic supply
voltage |
–0.5 |
4 |
V |
| VCC |
LVCMOS logic supply
voltage |
–0.5 |
4 |
V |
| VOFFSET |
Mirror electrode and HVCMOS
voltage |
–0.5 |
8.75 |
V |
| VBIAS |
Mirror electrode voltage |
–0.5 |
17 |
V |
| |VBIAS –
VOFFSET| |
Supply voltage delta(3) |
|
8.75 |
V |
| VRESET |
Mirror electrode voltage |
–11 |
0.5 |
V |
| Input voltage: other
inputs |
|
–0.5 |
VREF + 0.3 |
V |
| fDCLK |
Clock frequency |
60 |
82 |
MHz |
| ITEMP_DIODE |
Temperature diode current |
|
500 |
µA |
| ENVIRONMENTAL |
| TARRAY |
Operating DMD array
temperature(4) |
–40 |
105 |
°C |
(1) All voltage values are with
respect to the ground pins (VSS).
(2) Operation outside the
Absolute Maximum Ratings may cause permanent
device damage. Absolute Maximum Ratings do not
imply functional operation of the device at these
or any other conditions beyond those listed under
Recommended Operating Conditions. If outside the
Recommended Operating Conditions but within the
Absolute Maximum Ratings, the device may not be
fully functional, and this may affect device
reliability, functionality, performance, and
shorten the device lifetime.
(3) To prevent excess current,
the supply voltage delta |VBIAS –
VOFFSET| must be less than or equal to
8.75 V.