ZHCSKD4A October 2019 – December 2019 DAC11001A , DAC81001 , DAC91001
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| fSCLK | SCLK frequency | 1.7 V ≤ IOVDD < 2.7 V, FSDO = 0 | 8 | MHz | ||
| 1.7 V ≤ IOVDD < 2.7 V, FSDO = 1 | 16 | |||||
| 2.7 V ≤ IOVDD ≤ 5.5 V, FSDO = 0 | 10 | |||||
| 2.7 V ≤ IOVDD ≤ 5.5 V, FSDO = 1 | 20 | |||||
| tSCLKHIGH | SCLK high time | 1.7 V ≤ IOVDD < 2.7 V, FSDO = 0 | 62 | ns | ||
| 1.7 V ≤ IOVDD < 2.7 V, FSDO = 1 | 31 | |||||
| 2.7 V ≤ IOVDD ≤ 5.5 V, FSDO = 0 | 50 | |||||
| 2.7 V ≤ IOVDD ≤ 5.5 V, FSDO = 1 | 25 | |||||
| tSCLKLOW | SCLK low time | 1.7 V ≤ IOVDD < 2.7 V, FSDO = 0 | 62 | ns | ||
| 1.7 V ≤ IOVDD < 2.7 V, FSDO = 1 | 31 | |||||
| 2.7 V ≤ IOVDD ≤ 5.5 V, FSDO = 0 | 50 | |||||
| 2.7 V ≤ IOVDD ≤ 5.5 V, FSDO = 1 | 25 | |||||
| tSDIS | SDI setup, 1.7 V ≤ IOVDD < 2.7 V | 21 | ns | |||
| SDI setup, 2.7 V ≤ IOVDD ≤ 5.5 V | 16 | |||||
| tSDIH | SDI hold, 1.7 V ≤ IOVDD < 2.7 V | 21 | ns | |||
| SDI hold, 2.7 V ≤ IOVDD ≤ 5.5 V | 16 | |||||
| tCSS | SYNC falling edge to SCLK falling edge, 1.7 V ≤ IOVDD < 2.7 V | 41 | ns | |||
| SYNC falling edge to SCLK falling edge, 2.7 V ≤ IOVDD ≤ 5.5 V | 36 | |||||
| tCSH | SCLK falling edge to SYNC rising edge, 1.7 V ≤ IOVDD < 2.7 V | 25 | ns | |||
| SCLK falling edge to SYNC rising edge, 2.7 V ≤ IOVDD ≤ 5.5 V | 20 | |||||
| tCSHIGH | SYNC high time, 1.7 V ≤ IOVDD < 2.7 V | 100 | ns | |||
| SYNC high time, 2.7 V ≤ IOVDD ≤ 5.5 V | 100 | |||||
| tCSIGNORE | SCLK falling edge to SYNC ignore, 1.7 V ≤ IOVDD < 2.7 V | 10 | ns | |||
| SCLK falling edge to SYNC ignore, 2.7 V ≤ IOVDD ≤ 5.5 V | 5 | |||||
| tLDACSL | Synchronous update: SYNC rising edge to LDAC falling edge, 1.7 V ≤ IOVDD < 2.7 V | 100 | ns | |||
| Synchronous update: SYNC rising edge to LDAC falling edge, 2.7 V ≤ IOVDD ≤ 5.5 V | 100 | |||||
| tLDACW | LDAC low time, 1.7 V ≤ IOVDD < 2.7 V | 40 | ns | |||
| LDAC low time, 2.7 V ≤ IOVDD ≤ 5.5 V | 40 | |||||
| tCLRW | CLR low time, 1.7 V ≤ IOVDD < 2.7 V | 40 | ns | |||
| CLR low time, 2.7 V ≤ IOVDD ≤ 5.5 V | 40 | |||||
| tSDODLY | SCLK rising edge to SDO valid data, 1.7 V ≤ IOVDD < 2.7 V, FSDO = 0 | 0 | 40 | ns | ||
| SCLK rising edge to SDO valid data, 2.7 V ≤ IOVDD ≤ 5.5 V, FSDO = 0 | 0 | 30 | ||||
| SCLK rising edge to SDO valid data, 1.7 V ≤ IOVDD < 2.7 V, FSDO = 1 | 0 | 40 | ||||
| SCLK rising edge to SDO valid data, 2.7 V ≤ IOVDD ≤ 5.5 V, FSDO = 1 | 0 | 30 | ||||
| tSDOZ | SYNC rising edge to SDO HiZ, 1.7 V ≤ IOVDD < 2.7 V | 0 | 20 | ns | ||
| SYNC rising edge to SDO HiZ, 2.7 V ≤ IOVDD ≤ 5.5 V | 0 | 20 | ||||
Figure 1. Serial Interface Write Timing: Standalone Mode
Figure 2. Serial Interface Read and Write Timing: Daisy-Chain Mode