ZHCSIR7N March 2009 – September 2018 MSP430F5513 , MSP430F5514 , MSP430F5515 , MSP430F5517 , MSP430F5519 , MSP430F5521 , MSP430F5522 , MSP430F5524 , MSP430F5525 , MSP430F5526 , MSP430F5527 , MSP430F5528 , MSP430F5529
PRODUCTION DATA.
TI 的 MSP430™系列的超低功耗微控制器包含数个采用外设集的器件,可广泛应用于各种 应用。此架构与多种低功耗模式配合使用,是延长便携式测量应用电池寿命的最优 选择。该微控制器 具有 一个强大的 16 位精简指令集 (RISC) CPU,使用 16 位寄存器以及常数发生器,以便获得最高编码效率。此数控振荡器 (DCO) 可使器件在 3.5µs(典型值)内从低功耗模式唤醒至激活模式。
MSP430F5529、MSP430F5527、MSP430F5525 和 MSP430F5521 微控制器具有支持 USB 2.0 的集成 USB 和 PHY、4 个 16 位计时器、1 个高性能 12 位模数转换器 (ADC)、2 个 USCI、1 个硬件乘法器、DMA、1 个带有警报功能的 RTC 模块和 63 个 I/O 引脚。MSP430F5528、MSP430F5526、MSP430F5524 和 MSP430F5522 微控制器包含同样的外设,但具有 47 个 I/O 引脚。
MSP430F5519、MSP430F5517 和 MSP430F5515 微控制器具有支持 USB 2.0 的集成 USB 和 PHY、4 个 16 位计时器、2 个 USCI、1 个硬件乘法器、DMA、1 个带有警报功能的 RTC 模块和 63 个 I/O 引脚。MSP430F5514 和 MSP430FF5513 微控制器包含同样的外设,但具有 47 个 I/O 引脚。
典型 应用 包括需要与多种 USB 主机连接的模拟和数字传感器系统、数据记录器和其它应用。
要获得完整的模块说明,请参阅《MSP430F5xx 和 MSP430F6xx 系列用户指南》
Figure 1-1 展示了采用 PN 封装的 MSP430F5529、MSP430F5527、MSP430F5525 和 MSP430F5521 器件的功能方框图。
Figure 1-2 展示了采用 RGC 和 ZQE 封装的 MSP430F5528、MSP430F5526、MSP430F5524 和 MSP430F5522 器件的功能方框图,以及采用 YFF 封装的 MSP430F5528、MSP430F5526 和 MSP430F5524 器件的功能方框图。
Figure 1-3 展示了采用 PN 封装的 MSP430F5519、MSP430F5517 和 MSP430F5515 器件的功能方框图。
Figure 1-4 展示了采用 RGC 和 ZQE 封装的 MSP430F5514 和 MSP430F5513 器件的功能方框图。
Changes from November 3, 2015 to September 20, 2018
Table 3-1 summarizes the available family members.
DEVICE | FLASH
(KB) |
SRAM
(KB)(5) |
Timer_A(3) | Timer_B(4) | USCI | ADC12_A
(Ch) |
COMP_B
(Ch) |
I/Os | PACKAGE | |
---|---|---|---|---|---|---|---|---|---|---|
CHANNEL A:
UART, IrDA, SPI |
CHANNEL B:
SPI, I2C |
|||||||||
MSP430F5529 | 128 | 8 + 2 | 5, 3, 3 | 7 | 2 | 2 | 14 ext, 2 int | 12 | 63 | 80 PN |
MSP430F5528 | 128 | 8 + 2 | 5, 3, 3 | 7 | 2 | 2 | 10 ext, 2 int | 8 | 47 | 64 RGC, 64 YFF, 80 ZQE |
MSP430F5527 | 96 | 6 + 2 | 5, 3, 3 | 7 | 2 | 2 | 14 ext, 2 int | 12 | 63 | 80 PN |
MSP430F5526 | 96 | 6 + 2 | 5, 3, 3 | 7 | 2 | 2 | 10 ext, 2 int | 8 | 47 | 64 RGC, 64 YFF, 80 ZQE |
MSP430F5525 | 64 | 4 + 2 | 5, 3, 3 | 7 | 2 | 2 | 14 ext, 2 int | 12 | 63 | 80 PN |
MSP430F5524 | 64 | 4 + 2 | 5, 3, 3 | 7 | 2 | 2 | 10 ext, 2 int | 8 | 47 | 64 RGC, 64 YFF, 80 ZQE |
MSP430F5522 | 32 | 8 + 2 | 5, 3, 3 | 7 | 2 | 2 | 10 ext, 2 int | 8 | 47 | 64 RGC, 80 ZQE |
MSP430F5521 | 32 | 6 + 2 | 5, 3, 3 | 7 | 2 | 2 | 14 ext, 2 int | 12 | 63 | 80 PN |
MSP430F5519 | 128 | 8 + 2 | 5, 3, 3 | 7 | 2 | 2 | – | 12 | 63 | 80 PN |
MSP430F5517 | 96 | 6 + 2 | 5, 3, 3 | 7 | 2 | 2 | – | 12 | 63 | 80 PN |
MSP430F5515 | 64 | 4 + 2 | 5, 3, 3 | 7 | 2 | 2 | – | 12 | 63 | 80 PN |
MSP430F5514 | 64 | 4 + 2 | 5, 3, 3 | 7 | 2 | 2 | – | 8 | 47 | 64 RGC, 80 ZQE |
MSP430F5513 | 32 | 4 + 2 | 5, 3, 3 | 7 | 2 | 2 | – | 8 | 47 | 64 RGC, 80 ZQE |
For information about other devices in this family of products or related products, see the following links.
TI's low-power and high-performance MCUs, with wired and wireless connectivity options, are optimized for a broad range of applications.
One platform. One ecosystem. Endless possibilities. Enabling the connected world with innovations in ultra-low-power microcontrollers with advanced peripherals for precise sensing and measurement.
Review products that are frequently purchased or used with this product.
The TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market.
Figure 4-1 shows the pinout for the MSP430F5529, MSP430F5527, MSP430F5525, and MSP430F5521 devices in the 80-pin PN package.
Figure 4-2 shows the pinout for the MSP430F5528, MSP430F5526, MSP430F5524, and MSP430F5522 devices in the 64-pin RGC package.
NOTE:
TI recommends connecting the exposed thermal pad to VSS.Figure 4-3 shows the pinout for the MSP430F5519, MSP430F5517, and MSP430F5515 devices in the 80-pin PN package.
Figure 4-4 shows the pinout for the MSP430F5514 and MSP430F5513 devices in the 64-pin RGC package.
NOTE:
TI recommends connecting the exposed thermal pad to VSS.Figure 4-5 shows the pinout for the MSP430F5528, MSP430F5526, MSP430F5524, MSP430F5522, MSP430F5514, and MSP430F5513 devices in the 80-pin ZQE package.
Figure 4-6 shows the pinout for the MSP430F5528, MSP430F5526, and MSP430F5524 devices in the 64-pin YFF package. For package dimensions, see the Mechanical Data in Section 8.
Table 4-1 describes the signals for all device and package options.
TERMINAL | I/O(1) | DESCRIPTION | ||||
---|---|---|---|---|---|---|
NAME | NO. | |||||
PN | RGC | YFF | ZQE | |||
P6.4/CB4/A4 | 1 | 5 | B2 | C1 | I/O | General-purpose digital I/O |
Comparator_B input CB4 | ||||||
Analog input A4 for ADC (not available on F551x devices) | ||||||
P6.5/CB5/A5 | 2 | 6 | B3 | D2 | I/O | General-purpose digital I/O |
Comparator_B input CB5 | ||||||
Analog input A5 for ADC (not available on F551x devices) | ||||||
P6.6/CB6/A6 | 3 | 7 | A2 | D1 | I/O | General-purpose digital I/O |
Comparator_B input CB6 | ||||||
Analog input A6 for ADC (not available on F551x devices) | ||||||
P6.7/CB7/A7 | 4 | 8 | C5 | D3 | I/O | General-purpose digital I/O |
Comparator_B input CB7 | ||||||
Analog input A7 for ADC (not available on F551x devices) | ||||||
P7.0/CB8/A12 | 5 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
Comparator_B input CB8 (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
Analog input A12 for ADC (not available on F551x devices) | ||||||
P7.1/CB9/A13 | 6 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
Comparator_B input CB9 (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
Analog input A13 for ADC (not available on F551x devices) | ||||||
P7.2/CB10/A14 | 7 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
Comparator_B input CB10 (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
Analog input A14 for ADC (not available on F551x devices) | ||||||
P7.3/CB11/A15 | 8 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
Comparator_B input CB11 (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
Analog input A15 for ADC (not available on F551x devices) | ||||||
P5.0/A8/VREF+/VeREF+ | 9 | 9 | B4 | E1 | I/O | General-purpose digital I/O |
Output of reference voltage to the ADC (not available on F551x devices) | ||||||
Input for an external reference voltage to the ADC (not available on F551x devices) | ||||||
Analog input A8 for ADC (not available on F551x devices) | ||||||
P5.1/A9/VREF-/VeREF- | 10 | 10 | B5 | E2 | I/O | General-purpose digital I/O |
Negative terminal for the ADC reference voltage for both sources, the internal reference voltage, or an external applied reference voltage (not available on F551x devices) | ||||||
Analog input A9 for ADC (not available on F551x devices) | ||||||
AVCC1 | 11 | 11 | A3 | F2 | Analog power supply | |
P5.4/XIN | 12 | 12 | A5 | F1 | I/O | General-purpose digital I/O |
Input terminal for crystal oscillator XT1 | ||||||
P5.5/XOUT | 13 | 13 | A6 | G1 | I/O | General-purpose digital I/O |
Output terminal of crystal oscillator XT1 | ||||||
AVSS1 | 14 | 14 | A4 | G2 | Analog ground supply | |
P8.0 | 15 | N/A | N/A | N/A | I/O | General-purpose digital I/O |
P8.1 | 16 | N/A | N/A | N/A | I/O | General-purpose digital I/O |
P8.2 | 17 | N/A | N/A | N/A | I/O | General-purpose digital I/O |
DVCC1 | 18 | 15 | A7 | H1 | Digital power supply | |
DVSS1 | 19 | 16 | A8 | J1 | Digital ground supply | |
VCORE(3) | 20 | 17 | B8 | J2 | Regulated core power supply output (internal use only, no external current loading) | |
P1.0/TA0CLK/ACLK | 21 | 18 | B7 | H2 | I/O | General-purpose digital I/O with port interrupt |
TA0 clock signal TA0CLK input | ||||||
ACLK output (divided by 1, 2, 4, 8, 16, or 32) | ||||||
P1.1/TA0.0 | 22 | 19 | B6 | H3 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR0 capture: CCI0A input, compare: Out0 output | ||||||
BSL transmit output | ||||||
P1.2/TA0.1 | 23 | 20 | C6 | J3 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR1 capture: CCI1A input, compare: Out1 output | ||||||
BSL receive input | ||||||
P1.3/TA0.2 | 24 | 21 | C8 | G4 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR2 capture: CCI2A input, compare: Out2 output | ||||||
P1.4/TA0.3 | 25 | 22 | C7 | H4 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR3 capture: CCI3A input compare: Out3 output | ||||||
P1.5/TA0.4 | 26 | 23 | D6 | J4 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR4 capture: CCI4A input, compare: Out4 output | ||||||
P1.6/TA1CLK/CBOUT | 27 | 24 | D7 | G5 | I/O | General-purpose digital I/O with port interrupt |
TA1 clock signal TA1CLK input | ||||||
Comparator_B output | ||||||
P1.7/TA1.0 | 28 | 25 | D8 | H5 | I/O | General-purpose digital I/O with port interrupt |
TA1 CCR0 capture: CCI0A input, compare: Out0 output | ||||||
P2.0/TA1.1 | 29 | 26 | E5 | J5 | I/O | General-purpose digital I/O with port interrupt |
TA1 CCR1 capture: CCI1A input, compare: Out1 output | ||||||
P2.1/TA1.2 | 30 | 27 | E8 | G6 | I/O | General-purpose digital I/O with port interrupt |
TA1 CCR2 capture: CCI2A input, compare: Out2 output | ||||||
P2.2/TA2CLK/SMCLK | 31 | 28 | E7 | J6 | I/O | General-purpose digital I/O with port interrupt |
TA2 clock signal TA2CLK input | ||||||
SMCLK output | ||||||
P2.3/TA2.0 | 32 | 29 | E6 | H6 | I/O | General-purpose digital I/O with port interrupt |
TA2 CCR0 capture: CCI0A input, compare: Out0 output | ||||||
P2.4/TA2.1 | 33 | 30 | F8 | J7 | I/O | General-purpose digital I/O with port interrupt |
TA2 CCR1 capture: CCI1A input, compare: Out1 output | ||||||
P2.5/TA2.2 | 34 | 31 | F7 | J8 | I/O | General-purpose digital I/O with port interrupt |
TA2 CCR2 capture: CCI2A input, compare: Out2 output | ||||||
P2.6/RTCCLK/DMAE0 | 35 | 32 | F6 | J9 | I/O | General-purpose digital I/O with port interrupt |
RTC clock output for calibration | ||||||
DMA external trigger input | ||||||
P2.7/UCB0STE/UCA0CLK | 36 | 33 | H8 | H7 | I/O | General-purpose digital I/O with port interrupt |
Slave transmit enable – USCI_B0 SPI mode | ||||||
Clock signal input – USCI_A0 SPI slave mode | ||||||
Clock signal output – USCI_A0 SPI master mode | ||||||
P3.0/UCB0SIMO/ UCB0SDA | 37 | 34 | G8 | H8 | I/O | General-purpose digital I/O |
Slave in, master out – USCI_B0 SPI mode | ||||||
I2C data – USCI_B0 I2C mode | ||||||
P3.1/UCB0SOMI/UCB0SCL | 38 | 35 | H7 | H9 | I/O | General-purpose digital I/O |
Slave out, master in – USCI_B0 SPI mode | ||||||
I2C clock – USCI_B0 I2C mode | ||||||
P3.2/UCB0CLK/UCA0STE | 39 | 36 | G7 | G8 | I/O | General-purpose digital I/O |
Clock signal input – USCI_B0 SPI slave mode | ||||||
Clock signal output – USCI_B0 SPI master mode | ||||||
Slave transmit enable – USCI_A0 SPI mode | ||||||
P3.3/UCA0TXD/ UCA0SIMO | 40 | 37 | G6 | G9 | I/O | General-purpose digital I/O |
Transmit data – USCI_A0 UART mode | ||||||
Slave in, master out – USCI_A0 SPI mode | ||||||
P3.4/UCA0RXD/ UCA0SOMI | 41 | 38 | G5 | G7 | I/O | General-purpose digital I/O |
Receive data – USCI_A0 UART mode | ||||||
Slave out, master in – USCI_A0 SPI mode | ||||||
P3.5/TB0.5 | 42 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
TB0 CCR5 capture: CCI5A input, compare: Out5 output | ||||||
P3.6/TB0.6 | 43 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
TB0 CCR6 capture: CCI6A input, compare: Out6 output | ||||||
P3.7/TB0OUTH/SVMOUT | 44 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
Switch all PWM outputs high impedance input – TB0 (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
SVM output (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
P4.0/PM_UCB1STE/ PM_UCA1CLK | 45 | 41 | F5 | E8 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Slave transmit enable – USCI_B1 SPI mode | ||||||
Default mapping: Clock signal input – USCI_A1 SPI slave mode | ||||||
Default mapping: Clock signal output – USCI_A1 SPI master mode | ||||||
P4.1/PM_UCB1SIMO/ PM_UCB1SDA | 46 | 42 | H4 | E7 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Slave in, master out – USCI_B1 SPI mode | ||||||
Default mapping: I2C data – USCI_B1 I2C mode | ||||||
P4.2/PM_UCB1SOMI/ PM_UCB1SCL | 47 | 43 | G4 | D9 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Slave out, master in – USCI_B1 SPI mode | ||||||
Default mapping: I2C clock – USCI_B1 I2C mode | ||||||
P4.3/PM_UCB1CLK/ PM_UCA1STE | 48 | 44 | F4 | D8 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Clock signal input – USCI_B1 SPI slave mode | ||||||
Default mapping: Clock signal output – USCI_B1 SPI master mode | ||||||
Default mapping: Slave transmit enable – USCI_A1 SPI mode | ||||||
DVSS2 | 49 | 39 | H6 | F9 | Digital ground supply | |
DVCC2 | 50 | 40 | H5 | E9 | Digital power supply | |
P4.4/PM_UCA1TXD/ PM_UCA1SIMO | 51 | 45 | H3 | D7 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Transmit data – USCI_A1 UART mode | ||||||
Default mapping: Slave in, master out – USCI_A1 SPI mode | ||||||
P4.5/PM_UCA1RXD/ PM_UCA1SOMI | 52 | 46 | G3 | C9 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Receive data – USCI_A1 UART mode | ||||||
Default mapping: Slave out, master in – USCI_A1 SPI mode | ||||||
P4.6/PM_NONE | 53 | 47 | F3 | C8 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: no secondary function. | ||||||
P4.7/PM_NONE | 54 | 48 | E4 | C7 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: no secondary function. | ||||||
P5.6/TB0.0 | 55 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
TB0 CCR0 capture: CCI0A input, compare: Out0 output (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
P5.7/TB0.1 | 56 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
TB0 CCR1 capture: CCI1A input, compare: Out1 output (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
P7.4/TB0.2 | 57 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
TB0 CCR2 capture: CCI2A input, compare: Out2 output (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
P7.5/TB0.3 | 58 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
TB0 CCR3 capture: CCI3A input, compare: Out3 output (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
P7.6/TB0.4 | 59 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
TB0 CCR4 capture: CCI4A input, compare: Out4 output (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
P7.7/TB0CLK/MCLK | 60 | N/A | N/A | N/A | I/O | General-purpose digital I/O (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) |
TB0 clock signal TBCLK input (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
MCLK output (not available on F5528, F5526, F5524, F5522, F5514, F5513 devices) | ||||||
VSSU | 61 | 49 | H2 | B8, B9 | USB PHY ground supply | |
PU.0/DP | 62 | 50 | H1 | A9 | I/O | General-purpose digital I/O. Controlled by USB control register |
USB data terminal DP | ||||||
PUR | 63 | 51 | G2 | B7 | I/O | USB pullup resistor pin (open drain). The voltage level at the PUR pin is used to invoke the default USB BSL. Recommended 1-MΩ resistor to ground. See Section 6.5.1 for more information. |
PU.1/DM | 64 | 52 | G1 | A8 | I/O | General-purpose digital I/O. Controlled by USB control register |
USB data terminal DM | ||||||
VBUS | 65 | 53 | F2 | A7 | USB LDO input (connect to USB power source) | |
VUSB | 66 | 54 | F1 | A6 | USB LDO output | |
V18 | 67 | 55 | E2 | B6 | USB regulated power (internal use only, no external current loading) | |
AVSS2 | 68 | 56 | D2 | A5 | Analog ground supply | |
P5.2/XT2IN | 69 | 57 | E1 | B5 | I/O | General-purpose digital I/O |
Input terminal for crystal oscillator XT2 | ||||||
P5.3/XT2OUT | 70 | 58 | D1 | B4 | I/O | General-purpose digital I/O |
Output terminal of crystal oscillator XT2 | ||||||
TEST/SBWTCK(4) | 71 | 59 | E3 | A4 | I | Test mode pin – selects 4-wire JTAG operation |
Spy-Bi-Wire input clock when Spy-Bi-Wire operation activated | ||||||
PJ.0/TDO(5) | 72 | 60 | D3 | C5 | I/O | General-purpose digital I/O |
JTAG test data output port | ||||||
PJ.1/TDI/TCLK(5) | 73 | 61 | D4 | C4 | I/O | General-purpose digital I/O |
JTAG test data input | ||||||
Test clock input | ||||||
PJ.2/TMS(5) | 74 | 62 | C1 | A3 | I/O | General-purpose digital I/O |
JTAG test mode select | ||||||
PJ.3/TCK(5) | 75 | 63 | C2 | B3 | I/O | General-purpose digital I/O |
JTAG test clock | ||||||
RST/NMI/SBWTDIO(4) | 76 | 64 | D5 | A2 | I/O | Reset input, active low(6) |
Nonmaskable interrupt input | ||||||
Spy-Bi-Wire data input/output when Spy-Bi-Wire operation activated | ||||||
P6.0/CB0/A0 | 77 | 1 | B1 | A1 | I/O | General-purpose digital I/O |
Comparator_B input CB0 | ||||||
Analog input A0 for ADC (not available on F551x devices) | ||||||
P6.1/CB1/A1 | 78 | 2 | C3 | B2 | I/O | General-purpose digital I/O |
Comparator_B input CB1 | ||||||
Analog input A1 for ADC (not available on F551x devices) | ||||||
P6.2/CB2/A2 | 79 | 3 | A1 | B1 | I/O | General-purpose digital I/O |
Comparator_B input CB2 | ||||||
Analog input A2 for ADC (not available on F551x devices) | ||||||
P6.3/CB3/A3 | 80 | 4 | C4 | C2 | I/O | General-purpose digital I/O |
Comparator_B input CB3 | ||||||
Analog input A3 for ADC (not available on F551x devices) | ||||||
Reserved | N/A | N/A | N/A | (2) | Reserved. Connect to ground. | |
QFN Pad | N/A | Pad | N/A | N/A | QFN package pad. TI recommends connecting to VSS. |
MIN | MAX | UNIT | |
---|---|---|---|
Voltage applied at VCC to VSS | –0.3 | 4.1 | V |
Voltage applied to any pin (excluding VCORE, VBUS, V18)(2) | –0.3 | VCC + 0.3 | V |
Diode current at any device pin | ±2 | mA | |
Maximum operating junction temperature, TJ | 95 | °C | |
Storage temperature, Tstg(3) | –55 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±1000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±250 |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VCC | Supply voltage during program execution and flash programming (AVCC = DVCC1 = DVCC2 = DVCC)(1)(3) | PMMCOREVx = 0 | 1.8 | 3.6 | V | |
PMMCOREVx = 0, 1 | 2.0 | 3.6 | ||||
PMMCOREVx = 0, 1, 2 | 2.2 | 3.6 | ||||
PMMCOREVx = 0, 1, 2, 3 | 2.4 | 3.6 | ||||
VCC, USB | Supply voltage during USB operation, USB PLL disabled,
USB_EN = 1, UPLLEN = 0 |
PMMCOREVx = 0 | 1.8 | 3.6 | V | |
PMMCOREVx = 0, 1 | 2.0 | 3.6 | ||||
PMMCOREVx = 0, 1, 2 | 2.2 | 3.6 | ||||
PMMCOREVx = 0, 1, 2, 3 | 2.4 | 3.6 | ||||
Supply voltage during USB operation, USB PLL enabled(5),
USB_EN = 1, UPLLEN = 1 |
PMMCOREVx = 2 | 2.2 | 3.6 | |||
PMMCOREVx = 2, 3 | 2.4 | 3.6 | ||||
VSS | Supply voltage (AVSS = DVSS1 = DVSS2 = DVSS) | 0 | V | |||
TA | Operating free-air temperature | I version | –40 | 85 | °C | |
TJ | Operating junction temperature | I version | –40 | 85 | °C | |
CVCORE | Recommended capacitor at VCORE(2) | 470 | nF | |||
CDVCC/ CVCORE | Capacitor ratio of DVCC to VCORE | 10 | ratio | |||
fSYSTEM | Processor frequency (maximum MCLK frequency)(4) (see Figure 5-1) | PMMCOREVx = 0,
1.8 V ≤ VCC ≤ 3.6 V (default condition) |
0 | 8.0 | MHz | |
PMMCOREVx = 1,
2.0 V ≤ VCC ≤ 3.6 V |
0 | 12.0 | ||||
PMMCOREVx = 2,
2.2 V ≤ VCC ≤ 3.6 V |
0 | 20.0 | ||||
PMMCOREVx = 3,
2.4 V ≤ VCC ≤ 3.6 V |
0 | 25.0 | ||||
fSYSTEM_USB | Minimum processor frequency for USB operation | 1.5 | MHz | |||
USB_wait | Wait state cycles during USB operation | 16 | cycles |
PARAMETER | EXECUTION MEMORY | VCC | PMMCOREVx | FREQUENCY (fDCO = fMCLK = fSMCLK) | UNIT | |||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
1 MHz | 8 MHz | 12 MHz | 20 MHz | 25 MHz | ||||||||||
TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | |||||
IAM, Flash | Flash | 3.0 V | 0 | 0.36 | 0.47 | 2.32 | 2.60 | mA | ||||||
1 | 0.40 | 2.65 | 4.0 | 4.4 | ||||||||||
2 | 0.44 | 2.90 | 4.3 | 7.1 | 7.7 | |||||||||
3 | 0.46 | 3.10 | 4.6 | 7.6 | 10.1 | 11.0 | ||||||||
IAM, RAM | RAM | 3.0 V | 0 | 0.20 | 0.24 | 1.20 | 1.30 | mA | ||||||
1 | 0.22 | 1.35 | 2.0 | 2.2 | ||||||||||
2 | 0.24 | 1.50 | 2.2 | 3.7 | 4.2 | |||||||||
3 | 0.26 | 1.60 | 2.4 | 3.9 | 5.3 | 6.2 |
PARAMETER | VCC | PMMCOREVx | –40°C | 25°C | 60°C | 85°C | UNIT | |||||
---|---|---|---|---|---|---|---|---|---|---|---|---|
TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | |||||
ILPM0,1MHz | Low-power mode 0(3)(9) | 2.2 V | 0 | 73 | 77 | 85 | 80 | 85 | 97 | µA | ||
3.0 V | 3 | 79 | 83 | 92 | 88 | 95 | 105 | |||||
ILPM2 | Low-power mode 2(4)(9) | 2.2 V | 0 | 6.5 | 6.5 | 12 | 10 | 11 | 17 | µA | ||
3.0 V | 3 | 7.0 | 7.0 | 13 | 11 | 12 | 18 | |||||
ILPM3,XT1LF | Low-power mode 3, crystal mode(5)(9) | 2.2 V | 0 | 1.60 | 1.90 | 2.6 | 5.6 | µA | ||||
1 | 1.65 | 2.00 | 2.7 | 5.9 | ||||||||
2 | 1.75 | 2.15 | 2.9 | 6.1 | ||||||||
3.0 V | 0 | 1.8 | 2.1 | 2.9 | 2.8 | 5.8 | 8.3 | |||||
1 | 1.9 | 2.3 | 2.9 | 6.1 | ||||||||
2 | 2.0 | 2.4 | 3.0 | 6.3 | ||||||||
3 | 2.0 | 2.5 | 3.9 | 3.1 | 6.4 | 9.3 | ||||||
ILPM3,VLO | Low-power mode 3, VLO mode(6)(9) | 3.0 V | 0 | 1.1 | 1.4 | 2.7 | 1.9 | 4.9 | 7.4 | µA | ||
1 | 1.1 | 1.4 | 2.0 | 5.2 | ||||||||
2 | 1.2 | 1.5 | 2.1 | 5.3 | ||||||||
3 | 1.3 | 1.6 | 3.0 | 2.2 | 5.4 | 8.5 | ||||||
ILPM4 | Low-power mode 4(7)(9) | 3.0 V | 0 | 0.9 | 1.1 | 1.5 | 1.8 | 4.8 | 7.3 | µA | ||
1 | 1.1 | 1.2 | 2.0 | 5.1 | ||||||||
2 | 1.2 | 1.2 | 2.1 | 5.2 | ||||||||
3 | 1.3 | 1.3 | 1.6 | 2.2 | 5.3 | 8.1 | ||||||
ILPM4.5 | Low-power mode 4.5(8) | 3.0 V | 0.15 | 0.18 | 0.35 | 0.26 | 0.5 | 1.0 | µA |
THERMAL METRIC | VALUE | UNIT | |||
---|---|---|---|---|---|
RθJA | Junction-to-ambient thermal resistance, still air | Low-K board (JESD51-3) | LQFP (PN) | 70 | °C/W |
VQFN (RGC) | 55 | ||||
BGA (ZQE) | 84 | ||||
High-K board (JESD51-7) | LQFP (PN) | 45 | |||
VQFN (RGC) | 25 | ||||
BGA (ZQE) | 46 | ||||
RθJC | Junction-to-case thermal resistance | LQFP (PN) | 12 | °C/W | |
VQFN (RGC) | 12 | ||||
BGA (ZQE) | 30 | ||||
RθJB | Junction-to-board thermal resistance | LQFP (PN) | 22 | °C/W | |
VQFN (RGC) | 6 | ||||
BGA (ZQE) | 20 |