ZHCSIN9A August 2018 – November 2018 ADS1119
PRODUCTION DATA.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX[2:0] | GAIN | DR[1:0] | CM | VREF | |||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | |||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7:5 | MUX[2:0] | R/W | 0h | Input multiplexer configuration
These bits configure the input multiplexer. 000 : AINP = AIN0, AINN = AIN1 (default) 001 : AINP = AIN2, AINN = AIN3 010 : AINP = AIN1, AINN = AIN2 011 : AINP = AIN0, AINN = AGND 100 : AINP = AIN1, AINN = AGND 101 : AINP = AIN2, AINN = AGND 110 : AINP = AIN3, AINN = AGND 111 : AINP and AINN shorted to AVDD / 2 |
| 4 | GAIN | R/W | 0h | Gain configuration
This bit configures the device gain. 0 : Gain = 1 (default) 1 : Gain = 4 |
| 3:2 | DR[1:0] | R/W | 0h | Data rate
These bits control the data rate setting. 00 : 20 SPS (default) 01 : 90 SPS 10 : 330 SPS 11 : 1000 SPS |
| 1 | CM | R/W | 0h | Conversion mode
This bit sets the conversion mode for the device. 0 : Single-shot conversion mode (default) 1 : Continuous conversion mode |
| 0 | VREF | R/W | 0h | Voltage reference selection
This bit selects the voltage reference source that is used for the conversion. 0 : Internal 2.048-V reference selected (default) 1 : External reference selected using the REFP and REFN inputs |