ZHCSGM3B May   2017  – October 2018 ADS122U04

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
    1.     Device Images
      1.      K 型热电偶测量
  4. 修订历史记录
  5. Pin Configuration and Functions
    1.     Pin Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 UART Timing Requirements
    7. 6.7 UART Switching Characteristics
    8. 6.8 Typical Characteristics
  7. Parameter Measurement Information
    1. 7.1 Noise Performance
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1  Multiplexer
      2. 8.3.2  Low-Noise Programmable Gain Stage
        1. 8.3.2.1 PGA Input Voltage Requirements
        2. 8.3.2.2 Bypassing the PGA
      3. 8.3.3  Voltage Reference
      4. 8.3.4  Modulator and Internal Oscillator
      5. 8.3.5  Digital Filter
      6. 8.3.6  Conversion Times
      7. 8.3.7  Excitation Current Sources
      8. 8.3.8  Sensor Detection
      9. 8.3.9  System Monitor
      10. 8.3.10 Temperature Sensor
        1. 8.3.10.1 Converting From Temperature to Digital Codes
          1. 8.3.10.1.1 For Positive Temperatures (For Example, 50°C):
          2. 8.3.10.1.2 For Negative Temperatures (For Example, –25°C):
        2. 8.3.10.2 Converting From Digital Codes to Temperature
      11. 8.3.11 Offset Calibration
      12. 8.3.12 Conversion Data Counter
      13. 8.3.13 Data Integrity
      14. 8.3.14 General-Purpose Digital Inputs/Outputs
    4. 8.4 Device Functional Modes
      1. 8.4.1 Power-Up and Reset
        1. 8.4.1.1 Power-On Reset
        2. 8.4.1.2 RESET Pin
        3. 8.4.1.3 Reset by Command
      2. 8.4.2 Conversion Modes
        1. 8.4.2.1 Single-Shot Conversion Mode
        2. 8.4.2.2 Continuous Conversion Mode
      3. 8.4.3 Operating Modes
        1. 8.4.3.1 Normal Mode
        2. 8.4.3.2 Turbo Mode
        3. 8.4.3.3 Power-Down Mode
    5. 8.5 Programming
      1. 8.5.1 UART Interface
        1. 8.5.1.1 Receive (RX)
        2. 8.5.1.2 Transmit (TX)
        3. 8.5.1.3 Data Ready (DRDY)
        4. 8.5.1.4 Protocol
        5. 8.5.1.5 Timeout
      2. 8.5.2 Data Format
      3. 8.5.3 Commands
        1. 8.5.3.1 RESET (0000 011x)
        2. 8.5.3.2 START/SYNC (0000 100x)
        3. 8.5.3.3 POWERDOWN (0000 001x)
        4. 8.5.3.4 RDATA (0001 xxxx)
        5. 8.5.3.5 RREG (0010 rrrx)
        6. 8.5.3.6 WREG (0100 rrrx dddd dddd)
        7. 8.5.3.7 Command Latching
      4. 8.5.4 Reading Data
        1. 8.5.4.1 Manual Data Read Mode
        2. 8.5.4.2 Automatic Data Read Mode
      5. 8.5.5 Data Integrity
    6. 8.6 Register Map
      1. 8.6.1 Configuration Registers
      2. 8.6.2 Register Descriptions
        1. 8.6.2.1 Configuration Register 0 (address = 00h) [reset = 00h]
          1. Table 18. Configuration Register 0 Field Descriptions
        2. 8.6.2.2 Configuration Register 1 (address = 01h) [reset = 00h]
          1. Table 19. Configuration Register 1 Field Descriptions
        3. 8.6.2.3 Configuration Register 2 (address = 02h) [reset = 00h]
          1. Table 21. Configuration Register 2 Field Descriptions
        4. 8.6.2.4 Configuration Register 3 (address = 03h) [reset = 00h]
          1. Table 22. Configuration Register 3 Field Descriptions
        5. 8.6.2.5 Configuration Register 4 (address = 04h) [reset = 00h]
          1. Table 23. Configuration Register 4 Field Descriptions
  9. Application and Implementation
    1. 9.1 Application Information
      1. 9.1.1 Interface Connections
      2. 9.1.2 Analog Input Filtering
      3. 9.1.3 External Reference and Ratiometric Measurements
      4. 9.1.4 Establishing Proper Limits on the Absolute Input Voltage
      5. 9.1.5 Unused Inputs and Outputs
      6. 9.1.6 Pseudo Code Example
    2. 9.2 Typical Applications
      1. 9.2.1 K-Type Thermocouple Measurement (–200°C to +1250°C)
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
        3. 9.2.1.3 Application Curves
      2. 9.2.2 3-Wire RTD Measurement (–200°C to +850°C)
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
          1. 9.2.2.2.1 Design Variations for 2-Wire and 4-Wire RTD Measurements
        3. 9.2.2.3 Application Curves
      3. 9.2.3 Resistive Bridge Measurement
        1. 9.2.3.1 Design Requirements
        2. 9.2.3.2 Detailed Design Procedure
  10. 10Power Supply Recommendations
    1. 10.1 Power-Supply Sequencing
    2. 10.2 Power-Supply Decoupling
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12器件和文档支持
    1. 12.1 文档支持
      1. 12.1.1 相关文档
    2. 12.2 接收文档更新通知
    3. 12.3 社区资源
    4. 12.4 商标
    5. 12.5 静电放电警告
    6. 12.6 术语表
  13. 13机械、封装和可订购信息

Electrical Characteristics

minimum and maximum specifications apply from TA = –40°C to +125°C; typical specifications are at TA = 25°C; all specifications are at AVDD = 2.3 V to 5.5 V, AVSS = 0 V, DVDD = 3.3 V, PGA enabled, all data rates, and internal reference enabled (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ANALOG INPUTS
Absolute input current PGA disabled, gain = 1 to 4, normal mode, VIN = 0 V ±5 nA
PGA disabled, gain = 1 to 4, turbo mode, VIN = 0 V ±10
Gain = 1 to 128, VIN = 0 V ±1
Absolute input current drift PGA disabled, gain = 1 to 4, VIN = 0 V 10 pA/°C
Gain = 1 to 128, VIN = 0 V 5
Differential input current PGA disabled, gain = 1 to 4, normal mode,
VCM = AVDD / 2, –VREF / Gain ≤ VIN ≤ VREF / Gain
±5 nA
PGA disabled, gain = 1 to 4, turbo mode,
VCM = AVDD / 2, –VREF / Gain ≤ VIN ≤ VREF / Gain
±10
Gain = 1 to 128,
VCM = AVDD / 2, –VREF / Gain ≤ VIN ≤ VREF / Gain
±1
Differential input current drift PGA disabled, gain = 1 to 4,
VCM = AVDD / 2, –VREF / Gain ≤ VIN ≤ VREF / Gain
10 pA/°C
Gain = 1 to 128,
VCM = AVDD / 2, –VREF / Gain ≤ VIN ≤ VREF / Gain
2
SYSTEM PERFORMANCE
Resolution (no missing codes) 24 Bits
DR Data rate Normal mode 20, 45, 90, 175, 330, 600, 1000 SPS
Turbo mode 40, 90, 180, 350, 660, 1200, 2000
Noise (input-referred)(1) Normal mode, gain = 128, DR = 20 SPS 110 nVRMS
INL Integral nonlinearity AVDD = 3.3 V, gain = 1 to 128, VCM = AVDD / 2, external VREF, normal mode, best fit –15 ±6 15 ppmFSR
VIO Input offset voltage PGA disabled, gain = 1 to 4, differential inputs ±4 µV
Gain = 1, differential inputs, TA = 25°C –150 ±5 150
Gain = 2 to 128, differential inputs ±4
Offset drift PGA disabled, gain = 1 to 4 0.02 µV/°C
Gain = 1 to 128 0.1 0.6
Gain error(2) PGA disabled, gain = 1 to 4 ±0.01%
Gain = 1 to 32, TA = 25°C –0.05% ±0.01% 0.05%
Gain = 64 to 128, TA = 25°C –0.1% ±0.015% 0.1%
Gain drift(2) PGA disabled, gain = 1 to 4 0.5 ppm/°C
Gain = 1 to 32 0.5 2
Gain = 64 to 128 1 4
SYSTEM PERFORMANCE (continued)
NMRR Normal-mode rejection ratio 50 Hz ±1 Hz, DR = 20 SPS 78 88 dB
60 Hz ±1 Hz, DR = 20 SPS 80 88
CMRR Common-mode rejection ratio At dc, gain = 1, AVDD = 3.3 V 90 105 dB
fCM = 50 Hz or 60 Hz, DR = 20 SPS, AVDD = 3.3 V 105 115
fCM = 50 Hz or 60 Hz, DR = 2 kSPS, AVDD = 3.3 V 95 110
PSRR Power-supply rejection ratio AVDD at dc, VCM = AVDD / 2 85 105 dB
DVDD at dc, VCM = AVDD / 2 95 115
INTERNAL VOLTAGE REFERENCE
VREF Reference voltage 2.048 V
Accuracy TA = 25°C, TSSOP package –0.15% ±0.01% 0.15%
TA = 25°C, WQFN package –0.25% ±0.04% 0.25%
Temperature drift 5 30 ppm/°C
Long-term drift 1000 hours 110 ppm
VOLTAGE REFERENCE INPUTS
Reference input current REFP = VREF, REFN = AVSS, AVDD = 3.3 V ±10 nA
INTERNAL OSCILLATOR
fCLK Frequency Normal mode 1.024 MHz
Turbo mode 2.048
Accuracy Normal mode –2% ±1% 2%
Turbo mode –4% ±2% 4%
EXCITATION CURRENT SOURCES (IDACs) (AVDD = 3.3 V to 5.5 V)
Current settings 10, 50, 100, 250, 500, 1000, 1500 µA
Compliance voltage All IDAC settings AVDD – 0.9 V
Accuracy (each IDAC) IDAC = 50 µA to 1.5 mA –6% ±1% 6%
Current matching between IDACs IDAC = 50 µA to 1.5 mA, TA = 25°C 0.3% 2%
Temperature drift (each IDAC) IDAC = 50 µA to 1.5 mA 50 ppm/°C
Temperature drift matching between IDACs IDAC = 50 µA to 1.5 mA 8 40 ppm/°C
BURN-OUT CURRENT SOURCES (BOCS)
Magnitude Sink and source 10 µA
Accuracy ±5%
TEMPERATURE SENSOR
Conversion resolution 14 Bits
Temperature resolution 0.03125 °C
Accuracy TA = 0°C to +85°C –1 ±0.25 1 °C
TA = –40°C to +125°C –1.5 ±0.5 1.5
Accuracy vs analog supply voltage 0.0625 0.25 °C/V
DIGITAL INPUTS/OUTPUTS
VIL Logic input level, low DGND 0.3 DVDD V
VIH Logic input level, high 0.7 DVDD DVDD V
VOL Logic output level, low IOL = 1 mA 0.2 DVDD V
VOH Logic output level, high IOH = 1 mA 0.8 DVDD V
Input current DGND ≤ VDigital Input ≤ DVDD –1 1 µA
ANALOG SUPPLY CURRENT (AVDD = 3.3 V, VIN = 0 V, IDACs Turned Off)
IAVDD Analog supply current Power-down mode 0.1 3 µA
Normal mode, PGA disabled, gain = 1 to 4 250
Normal mode, gain = 1 to 16 360 510
Normal mode, gain = 32 455
Normal mode, gain = 64, 128 550
Turbo mode, PGA disabled, gain = 1 to 4 370
Turbo mode, gain = 1 to 16 580
Turbo mode, gain = 32 765
Turbo mode, gain = 64, 128 955
ADDITIONAL ANALOG SUPPLY CURRENTS PER FUNCTION (AVDD = 3.3 V)
IAVDD Analog supply current External reference selected 60 µA
IDAC overhead (excludes the actual IDAC current) 195
DIGITAL SUPPLY CURRENT (DVDD = 3.3 V, All Data Rates, UART Not Active)
IDVDD Digital supply current Power-down mode 0.3 5 µA
Normal mode 65 100
Turbo mode 100
POWER DISSIPATION (AVDD = DVDD = 3.3 V, All Data Rates, VIN = 0 V, UART Not Active)
PD Power dissipation Normal mode, gain = 1 to 16 1.4 mW
Turbo mode, gain = 1 to 16 2.2
See the Noise Performance section for more information.
Excluding error of voltage reference.