ZHCSEN4E September 2015 – April 2018 LMK03318
PRODUCTION DATA.
Output Divider Dynamic Delay Control
| Bit # | Field | Type | Reset | EEPROM | Description |
|---|---|---|---|---|---|
| [7:6] | RSRVD | - | - | N | Reserved. |
| [5] | DIV_7_DYN_DLY | RW | 0 | Y | Channel 7 Divider Dynamic Delay Control. Enables coarse frequency margining for divide value > 8 |
| [4] | DIV_6_DYN_DLY | RW | 0 | Y | Channel 6 Divider Dynamic Delay Control. Enables coarse frequency margining for divide value > 8 |
| [3] | DIV_5_DYN_DLY | RW | 0 | Y | Channel 5 Divider Dynamic Delay Control. Enables coarse frequency margining for divide value > 8 |
| [2] | DIV_4_DYN_DLY | RW | 0 | Y | Channel 4 Divider Dynamic Delay Control. Enables coarse frequency margining for divide value > 8 |
| [1] | DIV_23_DYN_DLY | RW | 0 | Y | Channel 23 Divider Dynamic Delay Control. Enables coarse frequency margining for divide value > 8 |
| [0] | DIV_01_DYN_DLY | RW | 0 | Y | Channel 01 Divider Dynamic Delay Control. Enables coarse frequency margining for divide value > 8 |