SFFS264 November   2021 OPA858-Q1

 

  1.   Trademarks
  2. 1Overview
  3. 2Functional Safety Failure In Time (FIT) Rates
  4. 3Pin Failure Mode Analysis (Pin FMA)

Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the OPA858-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

Table 3-2 through Table 3-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 3-1.

Table 3-1 TI Classification of Failure Effects
ClassFailure Effects
APotential device damage that affects functionality
BNo device damage, but loss of functionality
CNo device damage, but performance degradation
DNo device damage, no impact to functionality or performance

Figure 3-1 shows the OPA858-Q1 pin diagram. For a detailed description of the device pins please refer to the Pin Configuration and Functions section in the OPA858-Q1 data sheet.

Figure 3-1 Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

  • Total supply voltage of 5 V with VS+ connected to 5 V and VS- connected to ground
  • Input and output pins biased to 2.5 V reference point
  • Device is configured with feedback network in gain greater than or equal to 7 V/V
Table 3-2 Pin FMA for Device Pins Short-Circuited to Ground
Pin NamePin No.Description of Potential Failure Effect(s)Failure Effect Class
1FBMay cause device to overheat.A
2NCNo internal connection to die; normal operation. Not recommended because of potential coupling.C
3IN-Input at VS- (GND) is valid input; however, desired application result is unlikely.C
4IN+Input at VS- (GND) is valid input; however, desired application result is unlikely.C
5VS-Normal operation, unless dual supply voltage was intended.D
6OUTMay cause device to overheat.A
7VS+Diodes from input to VS+ may turn on due to input signal and cause electrical overstress (EOS).A
8PDPower-down connection is set to logic low. Amplifier is disabled, output is placed in a high-impedance state, and power consumption is reduced.B
Table 3-3 Pin FMA for Device Pins Open-Circuited
Pin NamePin No.Description of Potential Failure Effect(s)Failure Effect Class
1FBFeedback pin can be left open. There is no effect on the IC, since the pin is internally connected to the output of the amplifier.C
2NCNo internal connection to die; normal operation. Leaving this pin floating leads to best overall application performance.D
3IN-Floating input; circuit will likely not function as expected.C
4IN+Floating input; circuit will likely not function as expected.C
5VS-Lowest voltage pin will try to power the device's VS- pin.B
6OUTOutput can be left open. There is no effect on the IC, but the output will not be measured.C
7VS+Highest voltage pin will try to power the device's VS+ pin.B
8PDPower-down pin can be left open. The pin will be pulled to VS+ through the internal 75 kΩ, which will enable the amplifier. This is not recommended because of potential coupling.C
Table 3-4 Pin FMA for Device Pins Short-Circuited to Adjacent Pin
Pin NamePin No.Shorted toDescription of Potential Failure Effect(s)Failure Effect Class
1FBNCNC has no internal connection to die, and FB is internally connected to the output of the amplifier. There is no damage to device, but circuit might not function as expected.C
2NCIN-No damage to device. Application circuit will not work.C
3IN-IN+No damage to device. Application circuit will not work.C
4IN+VS-Input at VS- (GND) is valid input; however, desired application result is unlikely. Pins are not adjacent to each other.C
5VS-OUTMay cause device to overheat.A
6OUTVS+May cause device to overheat.A
7VS+PDPower-down connection is set to logic high. Amplifier is enabled and operates normally.D
8PDFBDepending on the voltage at the output of the amplifier, the amplifier might be disabled or enabled following the voltage threshold specified in the device data sheet. Pins are not adjacent to each other.B
Table 3-5 Pin FMA for Device Pins Short-Circuited to VS+
Pin NamePin No.Description of Potential Failure Effect(s)Failure Effect Class
1FBMay cause device to overheat.A
2NCNo internal connection to die; normal operation. Not recommended because of potential coupling.C
3IN-Input at VS+ is a valid input; however, desired application result is unlikely.C
4IN+Input at VS+ is a valid input; however, desired application result is unlikely.C
5VS-Diodes from input to VS- may turn on due to input signal and cause electrical overstress (EOS).A
6OUTMay cause device to overheat.A
7VS+Normal operation.D
8PDPower-down connection is set to logic high. Amplifier is enabled and operates normally.D